SGM41285



# 70V, 300mW Step-Up Converter and Current Monitor for APD Bias Applications

## **GENERAL DESCRIPTION**

SGM41285 constant frequency pulse width modulating (PWM) step-up DC/DC converter features an internal switch and a high-side current monitor with high speed adjustable current limiting. This device is capable of generating output voltages up to 70V and providing current monitoring up to 4mA. The SGM41285 operates from 2.8V to 5.5V.

The constant frequency (850kHz) current mode PWM architecture provides low noise output voltage that is easy to filter. A high voltage internal power MOSFET allows this device to boost output voltages up to 70V. Internal soft-start circuitry limits the input current when the boost converter starts. The SGM41285 features a shutdown mode to save power.

The SGM41285 includes a current monitor with more than three decades of dynamic range and monitors current ranging from 500nA to 4mA with high accuracy. Resistor-adjustable current limiting protects the APD from optical power transients. A clamp diode protects the monitor's output from overvoltage conditions. Other protection features include cycle-by-cycle current limiting of the boost converter switch, under-voltage lockout (UVLO), and thermal shutdown if the die temperature reaches +160°C.

The SGM41285 is available in Green TQFN-3×3-16L package. It operates over an ambient temperature range of -40°C to +85°C.

#### **FEATURES**

- Input Voltage Range: 2.8V to 5.5V
- Wide Output Voltage Range from (V<sub>IN</sub> + 5V) to 70V
- Internal 0.6Ω (TYP) 72V MOSFET
- Boost Converter Output Power:

SGM41285A: 300mW SGM41285B: 200mW

• High-side Current Monitor Ratio:

SGM41285A: 1:1 SGM41285B: 5:1

- Accurate ±5% (1:1 and 5:1) High-side Current Monitor
- Resistor-Adjustable Ultra-Fast APD Current Limit (1µs Response Time)
- Open-Drain Current-Limit Indicator Flag
- 850kHz Fixed Switching Frequency
- Constant PWM Frequency Provides Easy Filtering in Low Noise Applications
- Internal Soft-Start Function
- Less than 1µA Shutdown Current
- -40°C to +85°C Operating Temperature Range
- Available in Green TQFN-3×3-16L Package

#### **APPLICATIONS**

Avalanche Photodiode Biasing and Monitoring PIN Diode Bias Supply Low-Noise Varactor Diode Bias Supply FBON Modules GPON Modules



## PACKAGE/ORDERING INFORMATION

| MODEL     | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|-----------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM41285A | TQFN-3×3-16L           | -40°C to +85°C                    | SGM41285AYTQ16G/TR | GMDTQ<br>XXXXX     | Tape and Reel, 4000 |
| SGM41285B | TQFN-3×3-16L           | -40°C to +85°C                    | SGM41285BYTQ16G/TR | GMETQ<br>XXXXX     | Tape and Reel, 4000 |

NOTE: XXXXX = Date Code and Vendor Code.

Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

#### ABSOLUTE MAXIMUM RATINGS

| IN, nSHDN, FB, nILIM, RLIM, CNTF  | RL, CLAMP to SGND                   |
|-----------------------------------|-------------------------------------|
|                                   | 0.3V to 6V                          |
| SW to PGND                        |                                     |
| BIAS to SGND                      | 0.3V to 76V                         |
| APD, to SGND                      | 0.3V to (V <sub>BIAS</sub> + 0.3V)  |
| PGND to SGND                      | 0.3V to 0.3V                        |
| MOUT to SGND                      | 0.3V to (V <sub>CLAMP</sub> + 0.3V) |
| Junction Temperature              | +150°C                              |
| Storage Temperature Range         | 65°C to +150°C                      |
| Lead Temperature (Soldering, 10s) | +260°C                              |

#### RECOMMENDED OPERATING CONDITIONS

| Input Voltage Range                  | 2.8V to 5.5V    |
|--------------------------------------|-----------------|
| Operating Ambient Temperature Range  | 40°C to +85°C   |
| Operating Junction Temperature Range | -40°C to +125°C |

#### OVERSTRESS CAUTION

Stresses beyond those listed may cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated in the operational section of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time.



# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| PIN    | NAME           | FUNCTION                                                                                                                                                                                                                                                                                                     |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 16  | PGND           | Power Ground. Connect the negative terminals of the input and output capacitors to PGND. Connect PGND externally to SGND at a single point, typically at the return terminal of the output capacitor.                                                                                                        |
| 2      | IN             | Input Supply Voltage. Bypass IN to PGND with a ceramic capacitor of 1µF minimum value.                                                                                                                                                                                                                       |
| 3      | nSHDN          | Active Low Shutdown Control Input. Apply a logic low voltage to nSHDN to shut down the device. Connect nSHDN to IN for normal operation. Ensure that $V_{nSHDN}$ is not greater than the input voltage, $V_{IN}$ . nSHDN is internally pulled low. The converter is disabled when nSHDN is left unconnected. |
| 4, 8   | SGND           | Signal Ground. Connect directly to the local ground plane. Connect SGND to PGND at a single point, typically near the return terminal of the output capacitor.                                                                                                                                               |
| 5      | FB             | Feedback Regulation Input. Connect FB to the center tap of a resistive voltage-divider from the boost output to SGND to set the output voltage. The FB voltage regulates to 1.20V (TYP) when $V_{CNTRL}$ is above 1.3V (TYP) and to $V_{CNTRL}$ when $V_{CNTRL}$ is below 1.2V (TYP).                        |
| 6      | CNTRL          | Control Input for Boost Converter Output-Voltage Programmability. CNTRL allows the feedback set-point voltage to be set externally by CNTRL when $V_{\text{CNTRL}}$ is less than 1.2V. Pull CNTRL above 1.3V (TYP) to use the internal 1.20V (TYP) feedback set-point voltage.                               |
| 7      | nILIM          | Open-Drain Current-Limit Indicator. nlLIM asserts low when the APD current limit has been exceeded.                                                                                                                                                                                                          |
| 9      | RLIM           | Current-Limit Resistor Connection. Connect a resistor from RLIM to SGND to program the APD current-limit threshold. When RLIM is connected to SGND, the current limit is set to 4.6mA.                                                                                                                       |
| 10     | MOUT           | Current Monitor Output. For the SGM41285A, MOUT sources a current equal to $I_{APD}$ . For the SGM41285B, MOUT sources a current equal to 1/5 of $I_{APD}$ .                                                                                                                                                 |
| 11     | CLAMP          | Clamp Voltage Input. CLAMP is the external potential used for voltage clamping of MOUT.                                                                                                                                                                                                                      |
| 12     | APD            | Reference Current Output. APD provides the source current to the cathode of the photodiode.                                                                                                                                                                                                                  |
| 13     | BIAS           | Bias Voltage Input. Connect BIAS to the boost converter output $(V_{OUT})$ either directly or through a low-pass filter for ripple attenuation. BIAS provides the voltage bias for the current monitor and is the current source for APD.                                                                    |
| 14, 15 | SW             | Drain of Internal 72V N-Channel DMOS. Connect inductor to SW. Minimize the trace area at SW to reduce switching-noise emission.                                                                                                                                                                              |
| _      | Exposed<br>Pad | Exposed Pad. Connect to a large copper plane at the SGND and PGND potential to improve thermal dissipation. Do not use as the only ground connection.                                                                                                                                                        |

# **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = V_{nSHDN} = V_{CNTRL} = 3.3V, V_{BIAS} = 40V, V_{MOUT} = 0V, V_{PGND} = V_{SGND} = 0V, C_{IN} = 1\mu F, SW = APD = CLAMP = nILIM = unconnected, typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.)$ 

| PARAMETER                         | SYMBOL                                    | CONDITIONS                                                                           |                                                          | MIN                 | TYP  | MAX | UNITS      |
|-----------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------|------|-----|------------|
| INPUT SUPPLY                      |                                           |                                                                                      |                                                          |                     |      |     |            |
| Supply Voltage Range              | V <sub>IN</sub>                           |                                                                                      |                                                          | 2.8                 |      | 5.5 | V          |
| Supply Current                    | I <sub>SUPPLY</sub>                       | V <sub>FB</sub> = 1.4V, no switching                                                 | 9                                                        |                     | 0.2  |     | mA         |
| Under-Voltage Lockout Threshold   | V <sub>UVLO</sub>                         | V <sub>IN</sub> rising                                                               |                                                          |                     | 2.5  |     | V          |
| Under-Voltage Lockout Hysteresis  | V <sub>UVLO_HYS</sub>                     |                                                                                      |                                                          |                     | 200  |     | mV         |
| Shutdown Current                  | I <sub>SHDN</sub>                         | V <sub>nSHDN</sub> = 0V                                                              |                                                          |                     | 0.02 |     | μA         |
| Shutdown Bias Current             | I <sub>BIAS_SHDN</sub>                    | $V_{BIAS} = 3.3V, V_{nSHDN} = 0$                                                     | V                                                        |                     | 0.01 |     | μA         |
| BOOST CONVERTER                   |                                           |                                                                                      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                    |                     |      | •   | •          |
| Output-Voltage Adjustment Range   |                                           |                                                                                      |                                                          | V <sub>IN</sub> + 5 |      | 70  | V          |
| Switching Frequency               | f <sub>SW</sub>                           |                                                                                      |                                                          | , _>                | 850  |     | kHz        |
| Maximum Duty Cycle                | D <sub>MAX</sub>                          |                                                                                      |                                                          |                     | 90   |     | %          |
| FB Set-Point Voltage              | V <sub>FB_SET</sub>                       |                                                                                      |                                                          |                     | 1.20 |     | V          |
| FB Input-Bias Current             | I <sub>FB</sub>                           | V <sub>FB</sub> = V <sub>FB_SET</sub> , T <sub>A</sub> = +25°                        | С                                                        |                     | 1    |     | nA         |
| Internal Switch On-Resistance     | R <sub>oN</sub>                           | I <sub>SW</sub> = 100mA, V <sub>IN</sub> = 2.8\                                      | A                                                        |                     | 0.6  |     | Ω          |
| Peak Switch Current Limit         | I <sub>LIM_SW</sub>                       |                                                                                      |                                                          |                     | 1.1  |     | Α          |
| Peak Current-Limit Response       |                                           |                                                                                      |                                                          |                     | 100  |     | ns         |
| Switch Leakage Current            |                                           | V <sub>SW</sub> = 75V, T <sub>A</sub> = +25°C                                        |                                                          |                     | 0.1  |     | μA         |
| Line Regulation                   |                                           | $2.8V \le V_{IN} \le 5.5V$ , $I_{LOAD}$                                              | 2.8V ≤ V <sub>IN</sub> ≤ 5.5V, I <sub>LOAD</sub> = 4.5mA |                     | 0.1  |     | %          |
| Load Regulation                   |                                           | $0 \le I_{LOAD} \le 4.5 \text{mA}$                                                   |                                                          |                     | 0.05 |     | %          |
| Soft-Start Duration               |                                           |                                                                                      |                                                          |                     | 4    |     | ms         |
| CONTROL INPUT (CNTRL)             |                                           |                                                                                      |                                                          |                     |      |     |            |
| Maximum Control Input Voltage     | 7//                                       | FB set point is controlle                                                            | d to V <sub>CNTRL</sub>                                  |                     | 1.2  |     | V          |
| CNTRL-to-REF Transition Threshold |                                           | V <sub>FB</sub> = V <sub>REF</sub> above this v                                      | oltage                                                   |                     | 1.3  |     | V          |
| CNTRL Input-Bias Current          |                                           | $V_{CNTRL} = V_{FB\_SET}, T_A = +$                                                   | 25°C                                                     |                     | 1    |     | nA         |
| CURRENT MONITOR                   | 1                                         |                                                                                      |                                                          |                     |      |     |            |
| Bias Voltage Range                | $V_{BIAS}$                                |                                                                                      |                                                          | 10                  |      | 70  | V          |
|                                   |                                           | 1 - F00mA                                                                            | SGM41285A                                                |                     | 120  |     |            |
| Rice Ouiseant Current             | _ ( (                                     | I <sub>APD</sub> = 500nA                                                             | SGM41285B                                                |                     | 120  |     | μA         |
| Bias Quiescent Current            | I <sub>BIAS</sub>                         | 1 = 2m A                                                                             | SGM41285A                                                |                     | 4.3  |     | <b>—</b> . |
|                                   |                                           | I <sub>APD</sub> = 2mA                                                               | SGM41285B                                                |                     | 2.8  |     | mA         |
| Voltage Drop                      | $V_{DROP}$                                | I <sub>APD</sub> = 2mA, V <sub>DROP</sub> = V <sub>BIAS</sub> - V <sub>APD</sub>     |                                                          |                     | 1.9  |     | V          |
| Dynamic Output Resistance at MOUT | R <sub>MOUT</sub>                         | $R_{MOUT} = \Delta V_{MOUT}/\Delta I_{MOUT},$<br>$I_{APD} = 2.5 \text{mA}$ SGM41285A |                                                          |                     | 5    |     | GΩ         |
| APD Current-Step Response         |                                           | Step load on I <sub>APD</sub> = 20µA to 1mA                                          |                                                          |                     | 50   |     | ns         |
| MOUT Output Leakage               |                                           | APD is unconnected, T <sub>A</sub> = +25°C                                           |                                                          |                     | 1    |     | nA         |
| Output Clamp Voltage              | V <sub>MOUT</sub> -<br>V <sub>CLAMP</sub> | Forward diode current :                                                              | Forward diode current = 500µA                            |                     | 0.9  |     | V          |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = V_{nSHDN} = V_{CNTRL} = 3.3V, V_{BIAS} = 40V, V_{MOUT} = 0V, V_{PGND} = V_{SGND} = 0V, C_{IN} = 1\mu F, SW = APD = CLAMP = nILIM = unconnected, typical values are at <math>T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                      | SYMBOL                              | CONDIT                                             | TONS      | MIN | TYP   | MAX | UNITS |
|--------------------------------|-------------------------------------|----------------------------------------------------|-----------|-----|-------|-----|-------|
|                                |                                     | I - 500pA                                          | SGM41285A |     | 1     |     | mA/mA |
| Current Cain                   |                                     | I <sub>APD</sub> = 500nA                           | SGM41285B |     | 0.199 |     |       |
| Current Gain                   | I <sub>MOUT/</sub> I <sub>APD</sub> |                                                    | SGM41285A |     | 1     |     |       |
|                                |                                     | I <sub>APD</sub> = 2mA                             | SGM41285B |     | 0.2   |     |       |
| Device County Delegation Detic | DCDD                                | $(\Delta I_{MOUT}/I_{MOUT})/\Delta V_{BIAS}$       | SGM41285A |     | 30    |     | 0.4   |
| Power-Supply Rejection Ratio   | PSRR                                | $V_{BIAS}$ = 10V to 70V and $I_{APD}$ = 5µA to 1mA | SGM41285B |     | 30    |     | ppm/V |
| APD Input Current Limit        | I <sub>LIM_APD</sub>                |                                                    |           |     | 4.6   |     | mA    |
| LOGIC I/O                      |                                     |                                                    |           |     |       |     |       |
| nSHDN Input Voltage Low        | V <sub>IL</sub>                     |                                                    |           |     |       | 0.4 | V     |
| nSHDN Input Voltage High       | $V_{IH}$                            |                                                    |           | 1.6 |       |     | V     |
| nILIM Output Voltage Low       | V <sub>OL</sub>                     | I <sub>LIM</sub> = 2mA                             |           |     | 0.08  |     | V     |
| nILIM Output Leakage Current   | Іон                                 | T <sub>A</sub> = +25°C                             |           |     | 1     |     | nA    |
| THERMAL PROTECTION             |                                     |                                                    |           |     |       |     |       |
| Thermal Shutdown Temperature   |                                     | Temperature rising                                 |           |     | 160   |     | °C    |
| Thermal Shutdown Hysteresis    | 7//                                 |                                                    |           |     | 15    |     | °C    |



# TYPICAL PERFORMANCE CHARACTERISTICS







Time (20ms/div)



Time (1µs/div)



























































 $V_{IN}$  = 3.3V,  $V_{OUT}$  = 70V,  $T_A$  = +25°C, unless otherwise noted.



# TYPICAL APPLICATION



**Figure 1. Typical Application Circuit** 

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Block Diagram

## **DETAILED DESCRIPTION**

The SGM41285 constant frequency, current-mode, PWM boost converters are intended for low voltage systems that require a locally generated high voltage. This device is capable of generating a low noise, high output voltage required for PIN and varactor diode biasing. The SGM41285 operates from 2.8V to 5.5V.

The SGM41285 operates in discontinuous mode in order to reduce the switching noise caused by reverse recovery charge of the rectifier diode and eliminates the need for external compensation components. Other continuous-mode boost converters generate large voltage spikes at the output when the SW switch turns on because there is a conduction path between the output, diode, and switch to ground during the time needed for the diode to turn off and reverse its bias voltage. The constant frequency (850kHz) PWM architecture generates an output voltage ripple that is easy to filter. A 72V lateral DMOS device used as the internal power switch is ideal for boost converters with output voltages up to 70V.

The SGM41285 includes a versatile current monitor intended for monitoring the APD, PIN, or varactor diode DC current in fiber and other applications. The SGM41285 features more than three decades of dynamic current ranging from 500nA to 4mA and provides an output current accurately proportional to the APD current at MOUT. The SGM41285 also features a shutdown logic input to disable the device and reduce its standby current to  $1\mu A$  (MAX).

SGM41285 operates in PWM mode using a fixed frequency, current-mode operation. The current-mode frequency loop regulates the peak inductor current as a function of the output voltage error signal.

The current-mode PWM controller is intended for DCM operation. No internal slope compensation is added to the current signal.

#### **Current Limit**

The current limit of the current monitor is programmable from 1mA to 4.6mA (TYP). Connect RLIM to SGND to get a default current-limit threshold of 4.6mA or connect a resistor from RLIM to SGND to program the current-limit threshold below the default setting of 4.6mA. Calculate the value of the external resistor,  $R_{\text{LIM}}$ , for a given current limit,  $I_{\text{LIM}}$ , using the following equation:

$$R_{LIM} (k\Omega) = \left[ \left( \frac{1.20V}{I_{LIM} (mA)} \right) \times 10 - 2.67k\Omega \right]$$
 (1)

## Clamping the Monitor Output Voltage (MOUT)

CLAMP provides a means for diode clamping the voltage at MOUT; thus,  $V_{\text{MOUT}}$  is limited to ( $V_{\text{CLAMP}}$  + 0.9V). CLAMP can be connected to an external supply. Leave CLAMP unconnected if voltage clamping is not required.

#### **Shutdown**

The SGM41285 features an active-low shutdown input (nSHDN). Pull nSHDN low or leave it unconnected to enter shutdown. During shutdown, the supply current drops to  $1\mu A$  (MAX). The output remains connected to the input through the inductor and output rectifier, holding the output voltage to one diode drop below IN when the SGM41285 is in shutdown. Connect nSHDN to IN for always-on operation.

## Adjusting the Feedback Set-Point/Reference Voltage

Apply a voltage to the CNTRL input to set the feedback set-point reference voltage,  $V_{REF}$  (see the Functional Diagram). For  $V_{CNTRL} > 1.3V$ , the internal 1.20V (TYP) reference voltage is used as the feedback set point and for  $V_{CNTRL} < 1.2V$ , the CNTRL voltage is used as the reference voltage ( $V_{FB}$  set equal to  $V_{CNTRL}$ ).

# **DETAILED DESCRIPTION (continued)**

## **Setting the Output Voltage**

Set the SGM41285 output voltage by connecting a resistive divider from the output to FB to SGND (Figure 3). Select R<sub>1</sub> (FB to SGND resistor) between  $5k\Omega$  and  $10k\Omega$ . Calculate R<sub>2</sub> (V<sub>OUT</sub> to FB resistor) using the following equation:

$$R_2 = R_1 \times \left[ \left( \frac{V_{OUT}}{V_{REF}} \right) - 1 \right]$$
 (2)

where  $V_{\text{OUT}}$  can range from  $(V_{\text{IN}} + 5V)$  to 70V. Apply a voltage to the CNTRL input to set the feedback set-point reference voltage,  $V_{\text{REF}}$  (see the Functional Block Diagram).

For  $V_{CNTRL}$  > 1.3V, the internal 1.20V (TYP) reference voltage is used as the feedback set point and for  $V_{CNTRL}$  < 1.2V,  $V_{REF}$  =  $V_{CNTRL}$ . See the Adjusting the Feedback Set-Point/Reference Voltage section for more information on adjusting the feedback reference voltage,  $V_{REF}$ .

#### **Determining Peak Inductor Current**

If the boost converter remains in the discontinuous mode of operation, then the approximate peak inductor current,  $I_{LPEAK}$  (in A), is represented by the formula below:

$$I_{LPEAK} = \sqrt{\frac{2 \times t_{s} \times (V_{OUT} - V_{IN\_MIN}) \times I_{OUT\_MAX}}{n \times L}}$$
(3)

where  $t_S$  is the switching period in  $\mu_S$ ,  $V_{OUT}$  is the output voltage in volts,  $V_{IN\_MIN}$  is the minimum input voltage in volts,  $I_{OUT\_MAX}$  is the maximum output current in amps, L is the inductor value in  $\mu H$ , and  $\eta$  is the efficiency of the boost converter.



Figure 3. Adjustable Output Voltage

#### **Determining the Inductor Value**

Three key inductor parameters must be specified for operation with the SGM41285: inductance value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance (DCR). In general, the inductor should have a saturation current rating greater than the maximum peak switch current-limit value ( $I_{LIM\_SW}$  = 1.1A). DCR should be low for reasonable efficiency.

Use the following formula to calculate the lower bound of the inductor value at different output voltages and output currents. This is the minimum inductance value for discontinuous mode operation for supplying full 300mW of output power:

$$I_{MIN} [\mu H] = \frac{2 \times t_{s} \times I_{OUT} \times (V_{OUT} - V_{IN\_MIN})}{\eta \times I_{LIM\_SW}^{2}}$$
(4)

where  $V_{\text{IN\_MIN}}$ ,  $V_{\text{OUT}}$  (both in volts), and  $I_{\text{OUT}}$  (in amps) are typical values (so that efficiency is optimum for typical conditions),  $t_{\text{S}}$  (in  $\mu$ s) is the period,  $\eta$  is the efficiency, and  $I_{\text{LIM\_SW}}$  is the peak switch current in amps (see the Electrical Characteristics table).

Calculate the optimum value of L ( $L_{\text{OPTIMUM}}$ ) to ensure the full output power without reaching the boundary between continuous-conduction mode (CCM) and discontinuous-conduction mode (DCM) using the following formula:

$$L_{\text{OPTIMUM}} \left[ \mu H \right] = \frac{L_{\text{MAX}} \left[ \mu H \right]}{2.25} \tag{5}$$

where:

$$I_{MAX} \left[ \mu H \right] = \frac{V_{IN\_MIN}^2 \times \left( V_{OUT} - V_{IN\_MAX} \right) \times t_s \times \eta}{2 \times I_{OUT} \times V_{OUT}^2}$$
 (6)

For a design in which  $V_{IN}=3.3V$ ,  $V_{OUT}=70V$ ,  $I_{OUT}=3mA$ ,  $\eta=45\%$ ,  $I_{LIM\_SW}=1.1A$ , and  $t_S=1.17\mu s$ :  $L_{MAX}=13\mu H$  and  $L_{MIN}=0.9\mu H$ .

For a worse-case scenario in which  $V_{IN}$  = 2.8V,  $V_{OUT}$  = 70V,  $I_{OUT}$  = 4mA,  $\eta$  = 43%,  $I_{LIM\_SW}$  = 1.1A, and  $t_S$  = 1.17 $\mu$ s:  $L_{MAX}$  = 7 $\mu$ H and  $L_{MIN}$  = 1.2 $\mu$ H.

The choice of  $4.7\mu H$  is reasonable given the worst-case scenario above. In general, the higher the inductance, the lower the switching noise. Load regulation is also better with higher inductance.

# **DETAILED DESCRIPTION (continued)**

#### **Diode Selection**

The SGM41285's high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward-voltage drop. Ensure that the diode's peak current rating is greater than the peak inductor current. Also, the diode breakdown voltage must be greater than  $V_{\text{OUT}}$ .

## **Output Filter Capacitor Selection**

For most applications, use a small output capacitor of 0.1µF or greater. To achieve low output ripple, a capacitor with low ESR, low ESL, and high capacitance value should be selected. If tantalum or electrolytic capacitors are used to achieve high capacitance values, always add a smaller ceramic capacitor in parallel to bypass the high-frequency components of the diode current. The higher ESR and ESL of electrolytic capacitors increase the output ripple and peak-to-peak transient voltage. Assuming the contribution from the ESR and capacitor discharge equals 50% (proportions may vary), calculate the output capacitance and ESR required for a specified ripple using the following equations:

$$C_{\text{OUT}} \left[ \mu F \right] = \frac{I_{\text{OUT}}}{0.5 \times \Delta V_{\text{OUT}}} \left[ t_{\text{s}} - \frac{I_{\text{PEAK}} \times L_{\text{OPTIMUM}}}{V_{\text{OUT}} - V_{\text{IN\_MIN}}} \right]$$
(7)

$$ESR [m\Omega] = \frac{0.5 \times \Delta V_{OUT}}{I_{OUT}}$$
 (8)

For very-low-output-ripple applications, the output of the boost converter can be followed by an RC filter to further reduce the ripple. Figure 4 shows a  $100\Omega$ ,  $0.1\mu F$  (R<sub>F</sub>, C<sub>F</sub>) filter used to reduce the switching output ripple. The output voltage regulation resistive divider must remain connected to the diode/output capacitor node.

Use X7R ceramic capacitors for more stability over the full temperature range.



Figure 4. Typical Operating Circuit with RC Filter

#### **Input Capacitor Selection**

Bypass IN to PGND with a  $1\mu F$  (MIN) ceramic capacitor. Depending on the supply source impedance, higher values may be needed. Make sure that the input capacitors are close enough to the IC to provide adequate decoupling at IN as well. If the layout cannot achieve this, add another  $0.1\mu F$  ceramic capacitor between IN and PGND in the immediate vicinity of the IC. Bulk aluminum electrolytic capacitors may be needed to avoid chattering at low-input voltage. In case of aluminum electrolytic capacitors, calculate the capacitor value and ESR of the input capacitor using the following equations:

$$C_{\text{IN}}\left[\mu\text{F}\right] = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta \times V_{\text{IN}\_\text{MIN}} \times 0.5 \times \Delta V_{\text{IN}}} \left[ t_{\text{S}} - \frac{I_{\text{PEAK}} \times L_{\text{OPTIMUM}} \times V_{\text{OUT}}}{V_{\text{IN}\_\text{MIN}} \left(V_{\text{OUT}} - V_{\text{IN}\_\text{MIN}}\right)} \right] \tag{9}$$

ESR [m\Omega] = 
$$\frac{0.5 \times \Delta V_{IN} \times \eta \times V_{IN\_MIN}}{V_{OUT} \times I_{OUT}}$$
(10)

## **APPLICATION INFORMATION**

When using the SGM41285 to monitor APD or PIN photodiode currents in fiber applications, several issues must be addressed. In applications where the photodiode must be fully depleted, keep track of voltages budgeted for each component with respect to the available supply voltage(s). The current monitors require as much as 1.9V between BIAS and APD, which must be considered part of the overall voltage budget.

Additional voltage margin can be created if a negative supply is used in place of a ground connection, as long as the overall voltage drop experienced by the SGM41285 is less than or equal to 70V. For this type of application, the SGM41285 is suggested so the output can be referenced to "true" ground and not the negative supply. The SGM41285's output current can be referenced as desired with either a resistor to ground or a transimpedance amplifier. Take care to ensure that output voltage excursions do not interfere with the required margin between BIAS and MOUT. In many fiber applications. MOUT is connected directly to an ADC that operates from a supply voltage that is less than the voltage at BIAS. Connecting the SGM41285's clamping diode output, CLAMP, to the ADC power supply helps avoid damage to the ADC. Without this protection, voltages can develop at MOUT that might destroy the ADC.

This protection is less critical when MOUT is connected directly to subsequent transimpedance amplifiers (linear or logarithmic) that have low-impedance, near-ground referenced inputs. If a transimpedance amp is used on the low side of the photodiode, its voltage drop must also be considered. Leakage from the clamping diode is most often insignificant over

nominal operating conditions, but grows with temperature.

To maintain low levels of wideband noise, lowpass filtering the output signal is suggested in applications where only DC measurements are required. Connect the filter capacitor at MOUT. Determining the required filtering components is straightforward, as the SGM41285 exhibits a very high output impedance of  $5G\Omega$ .

In some applications where pilot tones are used to identify specific fiber channels, higher bandwidths are desired at MOUT to detect these tones. Consider the minimum and maximum currents to be detected, then consult the frequency response and noise typical operating curves. If the minimum current is too small, insufficient bandwidth could result, while too high a current could result in excessive noise across the desired bandwidth.

#### **Layout Considerations**

Careful PCB layout is critical to achieve low switching losses and clean and stable operation. Protect sensitive analog grounds by using a star ground configuration. Connect SGND and PGND together close to the device at the return terminal of the output bypass capacitor. Do not connect them together anywhere else. Keep all PCB traces as short as possible to reduce stray capacitance, trace resistance, and radiated noise. Ensure that the feedback connection to FB is short and direct. Route high-speed switching nodes away from the sensitive analog areas. Use an internal PCB layer for SGND as an EMI shield to keep radiated noise away from the device, feedback dividers, and analog bypass capacitors.

# PACKAGE OUTLINE DIMENSIONS TQFN-3×3-16L



**TOP VIEW** 



**BOTTOM VIEW** 





RECOMMENDED LAND PATTERN (Unit: mm)

| Symbol | Dimer<br>In Milli | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-------------------|------------------|-------------------------|-------|--|
|        | MIN               | MAX              | MIN                     | MAX   |  |
| А      | 0.700             | 0.800            | 0.028                   | 0.031 |  |
| A1     | 0.000             | 0.050            | 0.000                   | 0.002 |  |
| A2     | 0.203             | REF 0.008 RE     |                         | REF   |  |
| D      | 2.900             | 3.100            | 0.114                   | 0.122 |  |
| D1     | 1.600             | 1.800            | 0.063                   | 0.071 |  |
| E      | 2.900             | 3.100            | 0.114                   | 0.122 |  |
| E1     | 1.600             | 1.800            | 0.063                   | 0.071 |  |
| k      | 0.200             | 0.200 MIN        |                         | MIN   |  |
| b      | 0.180             | 0.300            | 0.007                   | 0.012 |  |
| е      | 0.500             | 0.500 TYP        |                         | TYP   |  |
| L      | 0.300             | 0.500            | 0.012                   | 0.020 |  |

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| TQFN-3×3-16L | 13"              | 12.4                     | 3.35       | 3.35       | 1.13       | 4.0        | 8.0        | 2.0        | 12.0      | Q2               |

## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |
|-----------|----------------|---------------|----------------|--------------|
| 13"       | 386            | 280           | 370            | 5            |