

# SGM800 Low-Power, SOT µP Reset Circuit with Capacitor-Adjustable Reset Timeout Delay

### **GENERAL DESCRIPTION**

The SGM800 low-power micro-processor supervisor circuit monitors system voltages from 1.6V to 5V. This device performs a single function: it asserts a reset signal whenever the  $V_{\text{CC}}$  supply voltage falls below its reset threshold. The reset output remains asserted for the reset timeout period after  $V_{\text{CC}}$  rises above the reset threshold. The reset timeout is externally set by a capacitor to provide more flexibility.

The SGM800 has an active-low, open-drain reset output. It is available in Green SOT-23-5 package and is specified over an ambient temperature range of -40°C to +85°C.

### **FEATURES**

- Monitor System Voltages from 1.6V to 5V
- Capacitor-Adjustable Reset Timeout Period
- Low Quiescent Current (3.3µA TYP)
- Open-Drain RESET Output
- Guaranteed RESET Valid to V<sub>CC</sub> = 1V
- Immune to Short V<sub>CC</sub> Transients
- Available in Green SOT-23-5 Package
- SGM800 Pin Compatible with LP3470 and MAX6340

### **APPLICATIONS**

Portable Equipment
Battery-Powered Computers/Controllers
Automotive
Medical Equipment
Intelligent Instruments
Embedded Controllers
Critical µP Monitoring
Set-Top Boxes
Computers

### PACKAGE/ORDERING INFORMATION

| MODEL  | PIN-<br>PACKAGE | RESET<br>THRESHOLD<br>(TYP) | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKAGE<br>OPTION   |
|--------|-----------------|-----------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM800 | SOT-23-5        | 1.63V                       | -40℃ to +85℃                      | SGM800-1.63YN5G/TR | S69XX              | Tape and Reel, 3000 |
|        |                 | 2.32V                       | -40℃ to +85℃                      | SGM800-2.32YN5G/TR | S6AXX              | Tape and Reel, 3000 |
|        |                 | 2.63V                       | -40℃ to +85℃                      | SGM800-2.63YN5G/TR | S6BXX              | Tape and Reel, 3000 |
|        |                 | 2.93V                       | -40℃ to +85℃                      | SGM800-2.93YN5G/TR | S6CXX              | Tape and Reel, 3000 |



#### MARKING INFORMATION



For example: S69BA (2011, January)

### **ABSOLUTE MAXIMUM RATINGS**

#### All Voltages Referenced to GND

| V <sub>CC</sub>                   | 0.3V to +6.0V  |
|-----------------------------------|----------------|
| RESET (open-drain)                | 0.3V to +6.0V  |
| Input Current (all pins)          | 20mA           |
| Output Current (RESET)            | 20mA           |
| Operating Temperature Range       | 40°C to +85°C  |
| Storage Temperature Range         | 65°C to +150°C |
| Junction Temperature              | 150°C          |
| Lead Temperature (soldering, 10s) | 260°C          |
| ESD Susceptibility                |                |
| HBM                               | 4000V          |
| MM                                | 400V           |

#### NOTF:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **CAUTION**

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

SGMICRO reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. Please contact SGMICRO sales office to get the latest datasheet.

# PIN CONFIGURATION (TOP VIEW)



# **PIN DESCRIPTION**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                          |  |  |
|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | SRT             | Set Reset Timeout Input. Connect a capacitor between SRT and ground to set the timeout period. Determine the period as follows: $t_{RP} = 2.74 \times 10^6 \times C_{SRT} + 337 \times 10^{-6}$ with $t_{RP}$ in seconds and $C_{SRT}$ in farads. |  |  |
| 2   | GND             | Ground.                                                                                                                                                                                                                                           |  |  |
| 3   | N.C.            | Not Internally Connected. Can be connected to GND.                                                                                                                                                                                                |  |  |
| 4   | V <sub>CC</sub> | Supply Voltage and Reset Threshold Monitor Input.                                                                                                                                                                                                 |  |  |
| 5   | RESET           | RESET changes from high to low whenever V <sub>CC</sub> drops below the selected reset threshold voltage. RESET remains low for the reset timeout period after V <sub>CC</sub> exceeds the reset threshold.                                       |  |  |

### **SGM800**

### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC}$  = 1V to 5.5V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise specified. Typical values are at  $V_{CC}$  = 5V and  $T_A$  = +25°C.)

| PARAMETER                                   | SYMBOL               | CONDITIONS                                                  | MIN                    | TYP                 | MAX                    | UNITS |
|---------------------------------------------|----------------------|-------------------------------------------------------------|------------------------|---------------------|------------------------|-------|
| Supply Voltage Range                        | V <sub>CC</sub>      |                                                             | 1.0                    |                     | 5.5                    | V     |
|                                             |                      | V <sub>CC</sub> ≤ 5.0V                                      |                        | 4.4                 | 7.0                    | μA    |
| Supply Current                              | Icc                  | V <sub>CC</sub> ≤ 3.3V                                      |                        | 3.6                 | 5.5                    |       |
|                                             |                      | V <sub>CC</sub> ≤ 2.0V                                      |                        | 3.3                 | 4.5                    |       |
| V. Doost Throughold Assurance               | V <sub>TH</sub>      | T <sub>A</sub> = +25°C                                      | V <sub>TH</sub> - 2.5% |                     | V <sub>TH</sub> + 2.5% | V     |
| V <sub>CC</sub> Reset Threshold Accuracy    |                      | T <sub>A</sub> = -40°C to +85°C                             | V <sub>TH</sub> - 3.5% |                     | V <sub>TH</sub> + 3.5% |       |
| Hysteresis                                  | V <sub>HYST</sub>    |                                                             |                        | 4 × V <sub>TH</sub> |                        | mV    |
| V <sub>CC</sub> to Reset Delay              | t <sub>RD</sub>      | V <sub>CC</sub> falling at 1mV/μs                           |                        | 80                  |                        | μs    |
| Reset Timeout Period                        | t <sub>RP</sub>      | C <sub>SRT</sub> = 1500pF                                   | 3.00                   | 4.45                | 5.75                   | - ms  |
| Reset Timeout Period                        |                      | C <sub>SRT</sub> = 0                                        |                        | 0.337               |                        |       |
| V <sub>SRT</sub> Ramp Current               | I <sub>RAMP</sub>    | V <sub>SRT</sub> = 0 to 0.65V; V <sub>CC</sub> = 1.6V to 5V |                        | 220                 |                        | nA    |
| V <sub>SRT</sub> Ramp Threshold             | $V_{\text{TH-RAMP}}$ | V <sub>CC</sub> = 1.6V to 5V (V <sub>RAMP</sub> rising)     |                        | 0.6                 |                        | V     |
|                                             |                      | V <sub>CC</sub> ≥ 1.0V, I <sub>SINK</sub> = 50μA            |                        |                     | 0.3                    | V     |
| RESET Output Voltage Low                    | V <sub>OL</sub>      | V <sub>CC</sub> ≥ 2.7V, I <sub>SINK</sub> = 1.2mA           |                        |                     | 0.3                    |       |
|                                             |                      | V <sub>CC</sub> ≥ 4.5V, I <sub>SINK</sub> = 3.2mA           |                        |                     | 0.4                    |       |
| RESET Output Leakage Current,<br>Open-Drain | I <sub>LKG</sub>     | V <sub>CC</sub> > V <sub>TH</sub> , reset not asserted      |                        |                     | 1.0                    | μΑ    |

# TYPICAL PERFORMANCE CHARACTERISTICS

( $V_{CC}$  = 5V,  $C_{SRT}$  = 1500pF,  $T_A$  = +25°C, unless otherwise noted.)













### **DETAILED DESCRIPTION**

### **Reset Output**

The reset output is typically connected to the reset input of a  $\mu P$ . A  $\mu P$ 's reset input starts or restarts the  $\mu P$  in a known state. The SGM800  $\mu P$  supervisory circuit provides the reset logic to prevent code-execution errors during power-up, power-down, and brownout conditions.

 $\overline{\text{RESET}}$  changes from high to low whenever  $V_{\text{CC}}$  drops below the threshold voltage. Once  $V_{\text{CC}}$  exceeds the threshold voltage,  $\overline{\text{RESET}}$  remains low for the capacitor-adjustable reset timeout period.

This device output is guaranteed valid for  $V_{CC} > 1V$ .

The SGM800 is open-drain  $_{\overline{RESET}}$  output. Connect an external pull up resistor to any supply from 0 to 5.5V. Select a resistor value large enough to register a logic low when  $_{\overline{RESET}}$  is asserted and small enough to register a logic high while supplying all input current and leakage paths connected to the  $_{\overline{RESET}}$  line. A  $10k\Omega$  to  $100k\Omega$  pull up is sufficient in most applications.



Figure 1. SGM800 Open-Drain RESET Output Allows Use with Multiple Supplies

### Selecting a Reset Capacitor

The reset timeout period is adjustable to accommodate a variety of  $\mu P$  applications. Adjust the reset timeout period ( $t_{RP}$ ) by connecting a capacitor ( $t_{SRT}$ ) between SRT and ground. Calculate the reset timeout capacitor as follows:

 $C_{SRT}$  =  $(t_{RP}$  - 337 × 10<sup>-6</sup>) / (2.74 × 10<sup>6</sup>) where  $t_{RP}$  is in seconds and  $C_{SRT}$  is in farads.

The reset delay time is set by a current/capacitor-controlled ramp compared to an internal 0.65V reference. An internal 220nA ramp current source charges the external capacitor. The charge to the capacitor is cleared when a reset condition is detected. Once the reset condition is removed, the voltage on the capacitor ramps according to the formula: dV/dt = I/C. The  $C_{SRT}$  capacitor must ramp to 0.6V to deassert the reset.  $C_{SRT}$  must be a low-leakage (<10nA) type capacitor; ceramic is recommended.

### **Operating as a Voltage Detector**

The SGM800 can be operated in a voltage detector mode by floating the SRT pin. The reset delay times for  $V_{\text{CC}}$  rising above or falling below the threshold are not significantly different. The reset output is deasserted smoothly without false pulses.

### APPLICATIONS INFORMATION

# Interfacing to Other Voltages for Logic Compatibility

The open-drain output of the SGM800 can be used to interface to  $\mu Ps$  with other logic levels. As shown in Figure 1, the open-drain output can be connected to voltages from 0 to 5.5V. This allows for easy logic compatibility to various  $\mu Ps$ .

#### Wired-OR Reset

To allow auxiliary circuitry to hold the system in reset, an external open-drain logic signal can be connected to the open-drain  $\overline{\text{RESET}}$  of the SGM800, as shown in Figure 2. This configuration can reset the  $\mu P,$  but does not provide the reset timeout when the external logic signal is released.



Figure 2. Wired-OR Reset Circuit

### **Negative-Going V<sub>CC</sub> Transients**

In addition to issuing a reset to the  $\mu P$  during power-up, power-down, and brownout conditions, this supervisor is relatively immune to short-duration negative-going transients (glitches). The graph Maximum Transient Duration vs. Reset Threshold Overdrive in the Typical Operating Characteristics shows this relationship.

The area below the curve of the graph is the region in which these devices typically do not generate a reset pulse. This graph was generated using a negative-going pulse applied to  $V_{\rm CC},$  starting above the actual reset threshold ( $V_{\rm TH}$ ) and ending below it by the magnitude indicated (reset-threshold overdrive). As the magnitude of the transient decreases (farther below the reset threshold), the maximum allowable pulse width-decreases. Typically, a  $V_{\rm CC}$  transient that goes 100mV below the reset threshold and lasts  $50\mu s$  or less does not cause a reset pulse to be issued.

### **Layout Consideration**

SRT is a precise current source. When developing the layout for the application, be careful to minimize board capacitance and leakage currents around this pin. Traces connected to SRT should be kept as short as possible. Traces carrying high-speed digital signals and traces with large voltage potentials should be routed as far from SRT as possible. Leakage current and stray capacitance (e.g., a scope probe) at this pin could cause errors in the reset timeout period. When evaluating these parts, use clean prototype boards to ensure accurate reset periods.

# PACKAGE OUTLINE DIMENSIONS

### **SOT-23-5**





RECOMMENDED LAND PATTERN (Unit: mm)





| Symbol | _         | nsions<br>imeters | Dimensions<br>In Inches |       |  |
|--------|-----------|-------------------|-------------------------|-------|--|
|        | MIN       | MAX               | MIN                     | MAX   |  |
| Α      | 1.050     | 1.250             | 0.041                   | 0.049 |  |
| A1     | 0.000     | 0.100             | 0.000                   | 0.004 |  |
| A2     | 1.050     | 1.150             | 0.041                   | 0.045 |  |
| b      | 0.300     | 0.500             | 0.012                   | 0.020 |  |
| С      | 0.100     | 0.200             | 0.004                   | 0.008 |  |
| D      | 2.820     | 3.020             | 0.111                   | 0.119 |  |
| Е      | 1.500     | 1.700             | 0.059                   | 0.067 |  |
| E1     | 2.650     | 2.950             | 0.104                   | 0.116 |  |
| е      | 0.950 BSC |                   | 0.037 BSC               |       |  |
| e1     | 1.900 BSC |                   | 0.075 BSC               |       |  |
| L      | 0.300     | 0.600             | 0.012                   | 0.024 |  |
| θ      | 0°        | 8°                | 0°                      | 8°    |  |