

# SGM40666A/SGM40666B High-Current Over-Voltage Protector

## GENERAL DESCRIPTION

The SGM40666A and SGM40666B are over-voltage protection devices designed to protect low voltage systems from damage with a high voltage supply up to  $+31V_{DC}$  and  $+40V_{PEAK}$  (10s with 50mA current limit). The SGM40666A withstands +90V/-400V while SGM40666B can also withstand surges up to +80V/-400V without damage.

The integrated  $28m\Omega$  (TYP)  $R_{ON}$  FET allows it to pass through 4.5A continuous current. The FET is turned off when the input voltage exceeds the over-voltage threshold which can be adjusted between 4V and 22V with optional external resistors.

When the OVLO input is set below the external OVLO select threshold (0.27V TYP), the SGM40666A and SGM40666B automatically choose the internal trip thresholds that are preset to 6.83V typically. SGMICRO provides customized OVP threshold options for 22.2V/15.3V/10.5V/6.35V/5.95V. Please contact us if necessary.

The open-drain nACOK output indicates a stable power supply between minimum supply voltage and V<sub>OVLO</sub>.

The SGM40666A and SGM40666B are available in a Green WLCSP-1.17×1.63-12B package.

## **FEATURES**

- 2.5V to 28V Operating Input Voltage Protection
- Input Voltage up to 40V with 50mA Current Limit for 10s Duration
- Integrated 28mΩ (TYP) N-Channel MOSFET
- Adjustable Over-Voltage Protection Trip Level
- 4V to 22V Adjustable OVLO Threshold Range
- 6.83V (TYP) Internal Preset OVLO Threshold
- SGM40666A: Up to +90V/-400V Surge Immunity
- SGM40666B: Up to +80V/-400V Surge Immunity
- 32.3V Clamping Circuit Trigger Threshold when Rising Slope > 4.5V/µs (SGM40666A)
- 45V Clamping Circuit Trigger Threshold (SGM40666B)
- 50ns (TYP) Over-Voltage Shutdown Response
- Soft-Start Function
- 15ms Start-up Debounce Time
- Thermal Shutdown Protection
- Enable Function
- Power Good Flag
- Available in a Green WLCSP-1.17×1.63-12B Package

#### **APPLICATIONS**

Smart Phones
Tablet PCs

**Battery Charging Ports** 

## PACKAGE/ORDERING INFORMATION

| MODEL     | PACKAGE<br>DESCRIPTION | IEMPERATURE   STEELING |                | PACKAGE<br>MARKING | PACKING<br>OPTION   |  |
|-----------|------------------------|------------------------|----------------|--------------------|---------------------|--|
| SGM40666A | WLCSP-1.17×1.63-12B    | -40°C to +85°C         | SGM40666AYG/TR | XXXXX<br>RDFYG     | Tape and Reel, 3000 |  |
| SGM40666B | WLCSP-1.17×1.63-12B    | -40°C to +85°C         | SGM40666BYG/TR | XXXXX<br>RE0YG     | Tape and Reel, 3000 |  |

#### MARKING INFORMATION

XXXXX = Date Code, Trace Code and Vendor Code.



Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range (with Respect to GND)                   |
|-------------------------------------------------------|
| IN0.3V to 31V <sup>(1)</sup>                          |
| IN (Peak for 10s Duration, 50mA Limit)0.3V to 40V (1) |
| OUT0.3V to V <sub>IN</sub> + 0.3V                     |
| OVLO0.3V to 26.4V                                     |
| nACOK, nEN0.3V to 6V                                  |
| Continuous IN, OUT Current4.5A (2)                    |
| Peak IN, OUT Current (10ms)8A                         |
| Package Thermal Resistance                            |
| WLCSP-1.17×1.63-12B, θ <sub>JA</sub> 103°C/W          |
| Junction Temperature+150°C                            |
| Storage Temperature Range65°C to +150°C               |
| Lead Temperature (Soldering, 10s)+260°C               |
| ESD Susceptibility                                    |
| HBM4kV                                                |
| CDM1kV                                                |
| Air Gap Discharge on IN Pin (IEC61000-4-2)20kV        |
| Contact Discharge on IN Pin (IEC61000-4-2)12kV        |

# RECOMMENDED OPERATING CONDITIONS

Supply Voltage Range .......2.5V to 28V <sup>(3)</sup>
Operating Junction Temperature Range.....-40°C to +125°C

#### NOTES:

- 1. Non-frequent repeat peak voltage during input surge transient and ESD transient is not subject to this rating value, which may go higher than 40V during the surge test.
- 2. Continuous current limit may vary with the circuit board thermal dissipation condition.
- 3. If protection discharging triggered, the discharging keeps until the supply falls below the hysteresis range. Continuously force driving during discharging with a voltage in the hysteresis range would cause overstress or even damage the device. Supply voltage within the hysteresis range is not recommended.

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

# **PIN CONFIGURATION**



WLCSP-1.17×1.63-12B

# **PIN DESCRIPTION**

| PIN        | NAME  | FUNCTION                                                                                                                                                                                                     |
|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1         | nEN   | Device Enable Pin. Active low to enable the IN to OUT pass path.                                                                                                                                             |
| A2, A3, B2 | OUT   | Output Pin. Output of internal switch.                                                                                                                                                                       |
| A4, B4, C4 | GND   | Ground.                                                                                                                                                                                                      |
| B1         | nACOK | Open-Drain Flag Output for Power Good. When the input voltage is stable between the minimum $V_{\text{IN}}$ and $V_{\text{OVLO}}$ , nACOK is driven low. nACOK is high impedance if thermal shutdown occurs. |
| B3, C2, C3 | IN    | Input and Device Supply Pin. Place a $0.1\mu F$ ceramic capacitor as close as possible to the device.                                                                                                        |
| C1         | OVLO  | Over-Voltage Protection Threshold Adjustment. Connect OVLO to GND when using the internal threshold. Connect to a resistor divider network to adjust the OVLO threshold.                                     |

# **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 2.5 \text{V to } 28 \text{V}, C_{IN} = 0.1 \mu\text{F}, T_J = -40 ^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ , typical values are at  $V_{IN} = 5 \text{V}$ ,  $I_{IN} \le 3 \text{A}$ ,  $T_J = +25 ^{\circ}\text{C}$ , unless otherwise noted.)

| PARAMETER                         | SYMBOL                   | CONDITIONS                                                                                                                                                                                                      | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Voltage Range               | V <sub>IN</sub>          |                                                                                                                                                                                                                 | 2.5   |       | 28    | V     |
| Input Supply Current              | I <sub>IN</sub>          | V <sub>IN</sub> = 5V                                                                                                                                                                                            |       | 62    | 90    | μΑ    |
| OVLO Supply Current               | I <sub>IN_Q</sub>        | V <sub>OVLO</sub> = 3V, V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 0V                                                                                                                                             |       | 65    | 95    | μΑ    |
|                                   | .,                       | V <sub>IN</sub> rising                                                                                                                                                                                          | 6.69  | 6.83  | 6.97  | .,    |
| Internal Over-Voltage Trip Level  | $V_{IN\_OVLO}$           | V <sub>IN</sub> falling                                                                                                                                                                                         | 6.61  | 6.76  |       | V     |
| V <sub>BG</sub> Reference         | $V_{BG}$                 |                                                                                                                                                                                                                 | 1.163 | 1.190 | 1.215 | V     |
| Adjustable OVLO Threshold Range   |                          |                                                                                                                                                                                                                 | 4     |       | 22    | V     |
| External OVLO Select Threshold    | V <sub>OVLO_SELECT</sub> |                                                                                                                                                                                                                 | 0.24  | 0.27  | 0.29  | V     |
| Switch On-Resistance              | R <sub>ON</sub>          | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 0.5A, T <sub>J</sub> = +25°C                                                                                                                                           |       | 28    | 39    | mΩ    |
| OUT Load Capacitance              | C <sub>OUT</sub>         | V <sub>IN</sub> = 5V, T <sub>J</sub> = +25°C                                                                                                                                                                    |       |       | 1000  | μF    |
| OVLO Parasitic Capacitance        | C <sub>P_OVLO</sub>      | T <sub>J</sub> = +25°C                                                                                                                                                                                          |       | 3     |       | pF    |
| OVLO Input Leakage Current        | I <sub>OVLO</sub>        | V <sub>OVLO</sub> = 1.3V, T <sub>J</sub> = +25°C                                                                                                                                                                | -100  |       | 100   | nA    |
| IN Leakage Voltage by OVLO        | V <sub>IN_LEAK</sub>     | $V_{OVLO}$ = 20V, $V_{IN}$ = unconnected, $R_{OVLO}$ = 1M $\Omega$                                                                                                                                              |       |       | 0.2   | V     |
| Thermal Shutdown                  |                          |                                                                                                                                                                                                                 |       | 150   |       | °C    |
| Thermal Shutdown Hysteresis       |                          |                                                                                                                                                                                                                 |       | 20    |       | °C    |
| Digital Signal (nACOK, nEN)       | •                        |                                                                                                                                                                                                                 |       |       |       | •     |
| nACOK Output Low Voltage          | V <sub>OL</sub>          | V <sub>I/O</sub> = 3.3V, I <sub>SINK</sub> = 1mA, see Figure 1                                                                                                                                                  |       | 0.08  | 0.32  | V     |
| nACOK Leakage Current             | I <sub>ACOK_LEAK</sub>   | $V_{I/O}$ = 3.3V, nACOK de-asserted, $T_J$ = +25°C, see Figure 1                                                                                                                                                |       |       | 1     | μΑ    |
| nEN Input Low Threshold           | $V_{LTH}$                |                                                                                                                                                                                                                 |       |       | 0.4   | V     |
| nEN Input High Threshold          | V <sub>HTH</sub>         |                                                                                                                                                                                                                 | 1.2   |       |       | V     |
| nEN Input Leakage                 | I <sub>nEN_LEAK</sub>    | V <sub>IN</sub> = 5V, T <sub>J</sub> = +25°C                                                                                                                                                                    |       |       | 1     | μΑ    |
| Timing Characteristics            |                          |                                                                                                                                                                                                                 |       |       |       |       |
| Debounce Time                     | t <sub>DEB</sub>         | Time from $V_{IN}$ > 2.5V to the time $V_{OUT}$ starts rising, $T_J$ = +25°C                                                                                                                                    |       | 15    |       | ms    |
| Soft-Start Time                   | t <sub>ss</sub>          | Time from $V_{IN} > 2.5V$ to soft-start off,<br>$T_J = +25^{\circ}C$                                                                                                                                            |       | 30    |       | ms    |
| Switch Turn-On Time               | t <sub>ON</sub>          | $V_{IN}$ = 5V, $R_L$ = 100 $\Omega$ , $C_{LOAD}$ = 100 $\mu$ F,<br>$V_{OUT}$ from 10%, $V_{IN}$ to 90% $V_{IN}$ , $T_J$ = +25°C                                                                                 |       | 1.5   |       | ms    |
| Switch Turn-Off Time              | t <sub>OFF</sub>         | $V_{\text{IN}}$ > $V_{\text{IN\_OVLO}}$ to $V_{\text{OUT}}$ = 80% of $V_{\text{IN}}$ , $R_{\text{L}}$ = 100 $\Omega$ , with 20% overdrive, for the case of using the internal threshold, $T_{\text{J}}$ = +25°C |       | 50    |       | ns    |
| Switch Turn-Off Propagation Delay | t <sub>DELAY</sub>       | $V_{\text{OVLO}} > V_{\text{BG}}$ with 20% overdrive to output falling 10%, $R_{\text{L}} = 100\Omega$ , for the case of using external threshold, $T_{\text{J}} = +25^{\circ}\text{C}$                         |       | 80    |       | ns    |

## TYPICAL PERFORMANCE CHARACTERISTICS











# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**













# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**







IN-GND 90V Surge Discharge Waveforms (On-State) (SGM40666A) 20V/div 10V/div 10A/div

Time (20µs/div)



Time (20µs/div)



## TYPICAL APPLICATION



<sup>\*</sup> Voltage divider network R<sub>1</sub> and R<sub>2</sub> is only used for adjustable OVLO; When using the default OVP threshold, connect OVLO to GND directly.

**Figure 1. Typical Application Circuit** 

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Functional Block Diagram

## **TIMING DIAGRAM**



NOTE: Waveforms are not to scale.

Figure 3. Timing Diagram

# **SURGE UP TEST CIRCUIT**



Figure 4. Surge Up Test Circuit

#### **DETAILED DESCRIPTION**

The SGM40666A and SGM40666B are designed to protect low voltage systems from damage with a high voltage supply up to +31V $_{DC}$  and +40V $_{PEAK}$  (10s with 50mA current limit). The SGM40666A withstands +90V/-400V while SGM40666B can also withstand surges up to +80V/-400V without damage. Surge up tests are performed according to the test circuit in Figure 4. If the input voltage exceeds the over-voltage threshold, the internal 28m $\Omega$  (TYP) low  $R_{ON}$  FET is turned off to prevent damage to the protected components. A built-in 15ms (TYP) debounce time prevents turning the internal FET on falsely during start-up.

## **Device Operation**

The devices contain a timing logic controlled charge pump, which is used as gate driver of the internal FET. If internal trip threshold is used, the charge pump is enabled when  $V_{\text{IN}} < V_{\text{IN}_{\text{OVLO}}}$ , while if external trip threshold is used, it is enabled when  $V_{\text{OVLO}} < V_{\text{OVLO}}$  EXT.

The charge pump turns the internal FET on after a 15ms (TYP) debounce delay (see Figure 3), then soft-start function limits the FET inrush current for another 15ms (TYP). Once  $V_{\text{IN}}$  rises above  $V_{\text{OVLO\_THRESH}}$ , the FET is turned off.

#### **Enable Function**

The IC has an enable pin which is used to enable or disable the device. Pulling nEN high to turn off the internal pass FET, while pulling low to turn on the FET, and the IC enters the start-up routine.

#### Over-Voltage Lockout (OVLO)

The typical over-voltage lockout (OVLO) thresholds of the SGM40666A and SGM40666B are 6.83V.

If the input voltage exceeds the OVP rising trip level, the switch will be turned off in about 50ns. The switch will remain off until  $V_{\text{IN}}$  falls below the OVP falling trip level.

#### **External Adjustable OVLO**

The devices detect voltage at the OVLO pin to check if an external divider exists.

If OVLO pin is connected to ground, the internally set OVLO value will be applied.

If an external resistor divider network is connected to OVLO pin and  $V_{\text{OVLO}}$  exceeds the OVLO select voltage,  $V_{\text{OVLO\_SELECT}}$ , 0.27V (TYP), then this external resistor

divider determines the  $V_{\text{IN\_OVLO\_EXT}}$ . Since  $V_{\text{IN\_OVLO\_EXT}}$ ,  $V_{\text{BG}}$ , and  $R_1$  are known,  $R_2$  can be calculated from the following formula:

$$V_{IN\_OVLO\_EXT} = V_{BG} \times \left[ 1 + \frac{R_1}{R_2} \right]$$
 (1)

This external resistor divider network is completely independent from the internal resistor divider network.

NOTE: OVLO pin must not be floating.

#### **Surge Protection**

The SGM40666A integrates a clamping circuit to suppress input surge voltage. When  $V_{\text{IN}}$  voltage rises sharply (typically > 4.5V/ $\mu$ s) above 32.3V, the internal clamping circuit will be triggered to discharge the surge energy to the ground.

The SGM40666B discharges the surge energy to the ground when surge voltage rises above 45V.

#### **Thermal Shutdown Protection**

The SGM40666A and SGM40666B feature thermal shutdown circuitry. If the junction temperature exceeds +150°C (TYP), the internal FET turns off. And the devices exit thermal shutdown if the junction temperature cools down by 20°C (TYP).

#### nACOK Output

An open-drain nACOK output gives the SGM40666A and SGM40666B ability to indicate a stable power source to the host. nACOK is driven low when input voltage is stable between minimum  $V_{\text{IN}}$  and  $V_{\text{OVLO}}$  after debounce delay. Connect a pull-up resistor from nACOK to the host system logic I/O voltage. nACOK is high impedance after thermal shutdown.

## **USB OTG Support**

When used in an OTG application, the SGM40666A and SGM40666B can provide power from OUT to IN. Initially, the OTG voltage applied at OUT will forward-bias the power switch bulk diode and present a voltage drop of approximately 0.7V between OUT and IN. Once the voltage at IN exceeds the minimum input voltage of 2.5V and after debounce time, the main power switch will turn fully on, significantly reducing the voltage drop from OUT to IN. In this mode, the part is able to supply a continuous current up to 3.5A to the OTG load.

## **APPLICATION INFORMATION**

## **IN Bypass Capacitor**

For most applications, place a  $0.1\mu F$  ceramic bypass capacitor between IN and GND pins as close as possible to the device. If the power source has significant inductance due to long lead length, the device clamps the overshoot due to LC tank circuit.

#### **Output Capacitor**

The slow turn-on time provides a soft-start function, and this allows the SGM40666A and SGM40666B to charge an output capacitor (up to  $1000\mu F$  typically) without turning off due to over-current condition.

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Original (DECEMBER 2020) to REV.A

Page

# PACKAGE OUTLINE DIMENSIONS WLCSP-1.17×1.63-12B



NOTE: All linear dimensions are in millimeters.

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type        | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| WLCSP-1.17×1.63-12B | 7"               | 9.0                      | 1.32       | 1.78       | 0.82       | 4.0        | 4.0        | 2.0        | 8.0       | Q2               |

## **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

## **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |
|-------------|----------------|---------------|----------------|--------------|
| 7" (Option) | 368            | 227           | 224            | 8            |
| 7"          | 442            | 410           | 224            | 18           |