# LV14340 SIMPLE SWITCHER<sup>®</sup> 40 V 3.5 A, 2 MHz Step-Down Converter

### 1 Features

- 4 V to 40 V Input Range
- 3.5 A Continuous Output Current
- 100 mΩ High-Side MOSFET
- Minimum On Time: 100 ns
- Current Mode Control
- Adjustable Switching Frequency from 200 kHz to 2 MHz
- Frequency Synchronization to External Clock
- Internal Compensation for Ease of Use
- High Duty Cycle Operation Supported
- Precision Enable Input
- 1 µA Shutdown Current
- External Soft-start
- Thermal, Overvoltage and Short Protection
- 8-Pin SOIC with PowerPAD<sup>™</sup> Package

### 2 Applications

- Automotive Battery Regulation
- Industrial Power Supplies
- Telecom and Datacom Systems
- Battery Powered Systems

### **4** Simplified Schematic



### 3 Description

The LV14340 is a 40 V, 3.5 A step-down regulator with an integrated high-side MOSFET. With a wide input range from 4 V to 40 V, it's suitable for various applications from industrial to automotive for power conditioning from unregulated sources. A wide adjustable switching frequency range allows either efficiency or external component size to be optimized. Internal loop compensation means that the user is free from the tedious task of loop compensation design. This also minimizes the external components of the device. A precision enable input allows simplification of regulator control and system power sequencing. The device also has built-in protection features such as cycle-by-cycle current limit, thermal sensing, and shutdown due to excessive power dissipation, and output overvoltage protection.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |
|-------------|----------|-------------------|--|
| LV14340     | SOIC (8) | 4.89 mm x 3.90 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### Efficiency vs Output Current

SNVSAD7A-JUNE 2015-REVISED JANUARY 2016

# **Table of Contents**

| 1 | Feat           | tures 1                            |  |  |  |
|---|----------------|------------------------------------|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |
| 3 |                | cription1                          |  |  |  |
| 4 | Sim            | plified Schematic1                 |  |  |  |
| 5 | Rev            | ision History2                     |  |  |  |
| 6 |                | Configuration and Functions        |  |  |  |
| 7 | Spe            | cifications                        |  |  |  |
|   | -<br>7.1       | Absolute Maximum Ratings 4         |  |  |  |
|   | 7.2            | ESD Ratings 4                      |  |  |  |
|   | 7.3            | Recommended Operating Conditions 4 |  |  |  |
|   | 7.4            | Thermal Information 4              |  |  |  |
|   | 7.5            | Electrical Characteristics 5       |  |  |  |
|   | 7.6            | Switching Characteristics 5        |  |  |  |
|   | 7.7            | Typical Characteristics 6          |  |  |  |
| 8 | Deta           | ailed Description 8                |  |  |  |
|   | 8.1            | Overview 8                         |  |  |  |

## 5 Revision History

|    | 8.2   | Functional Block Diagram 8         |
|----|-------|------------------------------------|
|    | 8.3   | Feature Description                |
| 9  | Appl  | ication and Implementation 15      |
|    | 9.1   | Application Information 15         |
|    | 9.2   | Typical Application 15             |
| 10 | Pow   | er Supply Recommendations 21       |
| 11 | Layo  | out                                |
|    | 11.1  | Layout Guidelines 21               |
|    | 11.2  | Layout Example 22                  |
| 12 | Devi  | ice and Documentation Support      |
|    | 12.1  | Trademarks 23                      |
|    | 12.2  | Electrostatic Discharge Caution 23 |
|    | 12.3  | Glossary 23                        |
| 13 | Mec   | hanical, Packaging, and Orderable  |
|    | Infor | mation 23                          |
|    | 13.1  | Package Option Addendum 24         |
|    |       |                                    |

Changes from Revision splat (June 2015) to Revision A

Page

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN         |     | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-------------|-----|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | NO. |                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| BOOT        | 1   | 0                          | Bootstrap capacitor connection for high-side MOSFET driver. Connect a high quality 0.1 $\mu\text{F}$ capacitor from BOOT to SW.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| VIN         | 2   | I                          | Connect to power supply and bypass capacitors $C_{\text{IN}}$ . Path from VIN pin to high frequency bypass $C_{\text{IN}}$ and GND must be as short as possible.                                                                                                                                                                                                                                                                                                                                                                       |  |
| EN          | 3   | I                          | Enable pin, with internal pull-up current source. Pull below 1.2 V to disable. Float or connect to VIN to enable. Adjust the input under voltage lockout with two resistors. See Enable and Adjustable Undervoltage Lockout.                                                                                                                                                                                                                                                                                                           |  |
| RT/SYNC     | 4   | I                          | Resistor Timing or External Clock input. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the operating mode returns to frequency programming by resistor. |  |
| FB          | 5   | I                          | Feedback input pin, connect to the feedback divider to set V <sub>OUT</sub> . Do not short this pin to ground during operation.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| SS          | 6   | 0                          | Soft-start control pin. Connect to a capacitor to set soft-start time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GND         | 7   | G                          | System ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| SW          | 8   | 0                          | Switching output of the regulator. Internally connected to high-side power MOSFET. Connect to power inductor.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Thermal Pad | 9   | G                          | Major heat dissipation path of the die. Must be connected to ground plane on PCB.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

(1) I = Input, O = Output, G = Ground

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                      | MIN  | MAX | UNIT |
|------------------|----------------------|------|-----|------|
|                  | VIN, EN to GND       | -0.3 | 44  |      |
|                  | BOOT to GND          | -0.3 | 49  |      |
| Input Voltages   | SS to GND            | -0.3 | 5   | V    |
|                  | FB to GND            | -0.3 | 7   |      |
|                  | RT/SYNC to GND       | -0.3 | 3.6 |      |
| Output Voltagoo  | BOOT to SW           |      | 6.5 | V    |
| Output Voltages  | SW to GND            | -3   | 44  | v    |
| TJ               | Junction temperature | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature  | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |               |                                           | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------|-------|------|
|                    | Electrostatic | Human body model (HBM) <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM) <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                                | MIN | MAX  | UNIT |  |  |
|----------------|------------------------------------------------|-----|------|------|--|--|
|                | VIN                                            | 4   | 40   |      |  |  |
|                | VOUT                                           | 0.8 | 32   |      |  |  |
| Buck Regulator | BOOT                                           |     | 45   | V    |  |  |
|                | SW                                             | -1  | 40   |      |  |  |
|                | FB                                             | 0   | 5    |      |  |  |
|                | EN                                             | 0   | 40   |      |  |  |
| Control        | RT/SYNC                                        | 0   | 3.3  | V    |  |  |
|                | SS                                             | 0   | 3    |      |  |  |
| <b>F</b>       | Switching frequency range at RT mode           | 200 | 2000 |      |  |  |
| Frequency      | Switching frequency range at SYNC mode         | 250 | 2000 | kHz  |  |  |
| Temperature    | Operating junction temperature, T <sub>J</sub> | -40 | 125  | °C   |  |  |

### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                          | DD    | Α  |               |
|-----------------------|--------------------------------------------------------|-------|----|---------------|
|                       |                                                        | 8 PII | NS | UNIT          |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance                 | 42.   | 5  |               |
| ΨJT                   | Junction-to-top characterization parameter             | 9.9   | 9  |               |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter           | 25.   | 4  | 8 <b>0</b> AM |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance              | 56.   | 1  | °C/W          |
| R <sub>0JC(bot)</sub> | ReJC(bot) Junction-to-case (bottom) thermal resistance |       | 3  |               |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance                   | 25.   | 5  |               |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of -40°C to +125°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply:  $V_{IN} = 4.0$  V to 40 V

|                     | PARAMETER                                       | TEST CONDITION                                                                                                | MIN   | TYP   | MAX   | UNIT |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| POWER SU            | PPLY (VIN PIN)                                  |                                                                                                               |       |       |       |      |
| V <sub>IN</sub>     | Operation input voltage                         |                                                                                                               | 4     |       | 40    | V    |
| UVLO                | Undervoltage lockout thresholds                 | Rising threshold                                                                                              | 3.5   | 3.7   | 3.9   | V    |
|                     |                                                 | Hysteresis                                                                                                    |       | 285   |       | mV   |
| I <sub>SHDN</sub>   | Shutdown supply current                         | $V_{EN} = 0 \text{ V},  \text{T}_{A} = 25^{\circ}\text{C},  4.0 \text{ V} \le \text{V}_{IN} \le 40 \text{ V}$ |       | 1     | 3     | μA   |
| l <sub>Q</sub>      | Operating quiescent current<br>(non- switching) | V <sub>FB</sub> = 1.0 V, T <sub>A</sub> = 25°C                                                                |       | 300   |       | μA   |
| ENABLE (E           | N PIN)                                          |                                                                                                               |       |       |       |      |
| V <sub>EN_TH</sub>  | EN Threshold Voltage                            |                                                                                                               | 1.05  | 1.20  | 1.38  | V    |
| I <sub>EN_PIN</sub> | EN PIN current                                  | Enable threshold +50 mV                                                                                       |       | -4.6  |       |      |
|                     |                                                 | Enable threshold -50 mV                                                                                       |       | -1    |       | μA   |
| I <sub>EN_HYS</sub> | EN hysteresis current                           |                                                                                                               |       | -3.6  |       | μA   |
| EXTERNAL            | SOFT-START                                      |                                                                                                               |       |       |       |      |
| I <sub>SS</sub>     | SS pin current                                  | $T_A = 25^{\circ}C$                                                                                           |       | 3     |       | μA   |
| VOLTAGE F           | REFERENCE (FB PIN)                              |                                                                                                               |       |       |       |      |
| V <sub>FB</sub>     | Feedback voltage                                | $T_J = 25^{\circ}C$                                                                                           | 0.744 | 0.750 | 0.756 | V    |
|                     |                                                 | $T_J = -40^{\circ}C$ to $125^{\circ}C$                                                                        | 0.735 | 0.750 | 0.765 | V    |
| HIGH-SIDE           | MOSFET                                          |                                                                                                               |       |       |       |      |
| R <sub>DS_ON</sub>  | On-resistance                                   | $V_{IN}$ = 12 V, BOOT to SW = 5.8 V                                                                           |       | 100   | 180   | mΩ   |
| High-side M         | OSFET CURRENT LIMIT                             |                                                                                                               |       |       |       |      |
| I <sub>LIMT</sub>   | Current limit                                   | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25°C, Open Loop                                                      | 4.4   | 5.5   | 6.6   | А    |
| THERMAL P           | PERFORMANCE                                     |                                                                                                               |       |       |       |      |
| T <sub>SHDN</sub>   | Thermal shutdown threshold                      |                                                                                                               |       | 170   |       | •    |
| T <sub>HYS</sub>    | Hysteresis                                      |                                                                                                               |       | 12    |       | °C   |

### 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                       | TEST CONDITION                                                      | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SW</sub>       | Switching frequency             | $R_T = 49.9 \text{ k}\Omega$ , 1% accuracy                          | 400 | 500 | 600 | kHz  |
| V <sub>SYNC_HI</sub>  | SYNC clock high level threshold |                                                                     | 1.7 |     |     | V    |
| V <sub>SYNC_LO</sub>  | SYNC clock low level threshold  |                                                                     |     |     | 0.5 | v    |
| T <sub>SYNC_MIN</sub> | Minimum SYNC input pulse width  | Measured at 500 kHz, $V_{SYNC_HI} > 3 V$ , $V_{SYNC_LO} < 0.3 V$    |     | 30  |     | ns   |
| T <sub>LOCK_IN</sub>  | PLL lock in time                | Measured at 500 kHz                                                 |     | 100 |     | μs   |
| T <sub>ON_MIN</sub>   | Minimum controllable on time    | $V_{\text{IN}}$ = 12 V, BOOT to SW = 5.8 V, $I_{\text{Load}}$ = 1 A |     | 100 |     | ns   |
| D <sub>MAX</sub>      | Maximum duty cycle              | f <sub>SW</sub> = 200 kHz                                           |     | 97% |     |      |

SNVSAD7A-JUNE 2015-REVISED JANUARY 2016

### 7.7 Typical Characteristics

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 500 kHz, L = 5.6 µH,  $C_{OUT}$  = 47 µF x 2,  $T_A$  = 25°C.



### **Typical Characteristics (continued)**

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 500 kHz, L = 5.6 µH,  $C_{OUT}$  = 47 µF x 2,  $T_A$  = 25°C.



### 8 Detailed Description

### 8.1 Overview

The LV14340 SIMPLE SWITCHER<sup>®</sup> regulator is an easy to use step-down DC-DC converter that operates from 4.0 V to 40 V supply voltage. It integrates a 100 m $\Omega$  (typical) high-side MOSFET, and is capable of delivering up to 3.5 A DC load current with exceptional efficiency and thermal performance in a very small solution size. The operating current is typically 300  $\mu$ A under no load condition (not switching). When the device is disabled, the supply current is typically 1  $\mu$ A. An extended family is available in 2 A and 5 A load options in pin to pin compatible packages.

The LV14340 implements constant frequency peak current mode control with pulse skipping mode at light load to achieve high efficiency. The device is internally compensated, which reduces design time, and requires fewer external components. The switching frequency is programmable from 200 kHz to 2 MHz by an external resistor  $R_T$ . The LV14340 is also capable of synchronization to an external clock within the 250 kHz to 2 MHz frequency range, which allows the device to be optimized to fit small board space at higher frequency, or high efficient power conversion at lower frequency.

Other optional features are included for more comprehensive system requirements, including precision enable, adjustable soft-start time, and approximate 97% duty cycle by BOOT capacitor recharge circuit. These features provide a flexible and easy to use platform for a wide range of applications. Protection features include over temperature shutdown,  $V_{OUT}$  overvoltage protection (OVP),  $V_{IN}$  under-voltage lockout (UVLO), cycle-by-cycle current limit, and short-circuit protection with frequency fold-back.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Fixed Frequency Peak Current Mode Control

The following operation description of the LV14340 will refer to the Function Block Diagram and to the waveforms in Figure 13. LV14340 output voltage is regulated by turning on the high-side N-MOSFET with controlled ON time. During high-side switch ON time, the SW pin voltage swings up to approximately  $V_{IN}$ , and the inductor current  $i_L$  increase with linear slope  $(V_{IN} - V_{OUT}) / L$ . When high-side switch is off, inductor current discharges through freewheel diode with a slope of  $-V_{OUT} / L$ . The control parameter of Buck converter is defined as Duty Cycle D =  $t_{ON} / T_{SW}$ , where  $t_{ON}$  is the high-side switch ON time and  $T_{SW}$  is the switching period. The regulator control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal Buck converter, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage: D =  $V_{OUT} / V_{IN}$ .



Figure 13. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

The LV14340 employs fixed frequency peak current mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, makes it easy to design, and provides stable operation with almost any combination of output capacitors. The regulator operates with fixed switching frequency at normal load condition. At very light load, the LV14340 will operate in pulse skipping mode to maintain high efficiency and the switching frequency will decrease with reduced load current.

#### 8.3.2 Slope Compensation

The LV14340 adds a compensating ramp to the MOSFET switch current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycle greater than 50%. The peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

#### 8.3.3 Pulse Skipping Mode

The LV14340 operates in pulse skipping mode (PSM) at light load current to improve efficiency by reducing switching and gate drive losses. If the output voltage is within regulation and the peak switching current at the end of any switching cycle is below the current threshold of 300 mA, the device enters PSM. The PSM current threshold is the peak switch current level corresponding to a nominal internal COMP voltage of 400 mV.

When in PSM, the internal COMP voltage is clamped at 400 mV and the high-side MOSFET is inhibited, and the device draws about 300 µA input quiescent current. Since the device is not switching, the output voltage begins to decay. The voltage control loop responds to the falling output voltage by increasing the internal COMP voltage. The high-side MOSFET is enabled and switching resumes when the error amplifier lifts internal COMP voltage above 400 mV. The output voltage recovers to the regulated value, and internal COMP voltage eventually falls below the PSM threshold at which time the device again enters PSM.

SNVSAD7A – JUNE 2015 – REVISED JANUARY 2016

### Feature Description (continued)

#### 8.3.4 Low Dropout Operation and Bootstrap Voltage (BOOT)

The LV14340 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the external low side diode conducts. The recommended value of the BOOT capacitor is 0.1  $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16 V or higher is recommended for stable performance over temperature and voltage.

When operating with a low voltage difference from input to output, the high-side MOSFET of the LV14340 will operate at approximate 97% duty cycle. When the high-side MOSFET is continuously on for 5 or 6 switching cycles (5 or 6 switching cycles for frequency lower than 1 MHz, and 10 or 11 switching cycles for frequency higher than 1 MHz) and the voltage from BOOT to SW drops below 3.2 V, the high-side MOSFET is turned off and an integrated low side MOSFET pulls SW low to recharge the BOOT capacitor.

Since the gate drive current sourced from the BOOT capacitor is small, the high-side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 97%. The effective duty cycle of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low side diode voltage and the printed circuit board resistance.

#### 8.3.5 Adjustable Output Voltage

The internal voltage reference produces a precise 0.75 V (typical) voltage reference over the operating temperature. The output voltage is set by a resistor divider from output voltage to the FB pin. It is recommended to use 1% tolerance or better and temperature coefficient of 100 ppm or lower divider resistors. Select the low side resistor  $R_{FBB}$  for the desired divider current and use Equation 1 to calculate high-side  $R_{FBT}$ . Larger value divider resistors are good for efficiency at light load. However, if the values are too high, the regulator will be more susceptible to noise and voltage errors from the FB input current may become noticeable.  $R_{FBB}$  in the range from 10 k $\Omega$  to 100 k $\Omega$  is recommended for most applications.



Figure 14. Output Voltage Setting

$$\mathsf{R}_{\mathsf{FBT}} \quad \frac{\mathsf{V}_{\mathsf{OUT}} - 0.75}{0.75} \mathsf{R}_{\mathsf{FBB}}$$

(1)

#### 8.3.6 Enable and Adjustable Undervoltage Lockout

The LV14340 is enabled when the VIN pin voltage rises above 3.7 V (typical) and the EN pin voltage exceeds the enable threshold of 1.2 V (typical). The LV14340 is disabled when the VIN pin voltage falls below 3.52 V (typical) or when the EN pin voltage is below 1.2 V. The EN pin has an internal pull-up current source (typically  $I_{EN} = 1 \ \mu A$ ) that enables operation of the LV14340 when the EN pin is floating.

Many applications will benefit from the employment of an enable divider  $R_{ENT}$  and  $R_{ENB}$  in Figure 15 to establish a precision system UVLO level for the stage. System UVLO can be used for supplies operating from utility power as well as battery power. It can be used for sequencing, ensuring reliable operation, or supply protection, such as a battery. An external logic signal can also be used to drive EN input for system sequencing and protection.

When EN terminal voltage exceeds 1.2 V, an additional hysteresis current (typically  $I_{HYS} = 3.6 \ \mu$ A) is sourced out of EN terminal. When the EN terminal is pulled below 1.2 V,  $I_{HYS}$  current is removed. This additional current facilitates adjustable input voltage UVLO hysteresis. Use Equation 2 and Equation 3 to calculate  $R_{ENT}$  and  $R_{ENB}$  for desired UVLO hysteresis voltage.

#### Feature Description (continued)



Figure 15. System UVLO By Enable Dividers

$$R_{ENT} = \frac{V_{START} - V_{STOP}}{I_{HYS}}$$

$$R_{ENB} = \frac{V_{EN}}{\frac{V_{START} - V_{EN}}{R_{ENT}} + I_{EN}}$$
(2)
(3)

where V<sub>START</sub> is the desired voltage threshold to enable LV14340, V<sub>STOP</sub> is the desired voltage threshold to disable device.

#### 8.3.7 External Soft-Start

The LV14340 has soft-start pin for programmable output ramp up time. The soft-start feature is used to prevent inrush current impacting the LV14340 and its load when power is first applied. The soft-start time can be programed by connecting an external capacitor  $C_{SS}$  from SS pin to GND. An internal current source (typically  $I_{SS} = 3 \mu A$ ) charges  $C_{SS}$  and generates a ramp from 0 V to  $V_{REF}$ . The soft-start time can be calculated by Equation 4:

$$t_{SS}(ms) = \frac{C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(\mu A)}$$
(4)

The internal soft-start resets while device is disabled or in thermal shutdown.

#### 8.3.8 Switching Frequency and Synchronization (RT/SYNC)

The switching frequency of the LV14340 can be programmed by the resistor R<sub>T</sub> from the RT/SYNC pin and GND pin. The RT/SYNC pin can't be left floating or shorted to ground. To determine the timing resistance for a given switching frequency, use Equation 5 or the curve in Figure 16. Table 1 gives typical R<sub>T</sub> values for a given f<sub>SW</sub>.

$$R_{\rm T}(k\Omega) = 32537 \times f_{\rm SW}(k{\rm Hz})^{-1.045}$$
(5)

(S)

#### LV14340 SNVSAD7A – JUNE 2015–REVISED JANUARY 2016

#### Feature Description (continued)



Figure 16. R<sub>T</sub> vs Frequency Curve



| f <sub>SW</sub> (kHz) | R <sub>T</sub> (kΩ) |
|-----------------------|---------------------|
| 200                   | 127                 |
| 350                   | 71.5                |
| 500                   | 49.9                |
| 750                   | 32.4                |
| 1000                  | 23.7                |
| 1500                  | 15.8                |
| 2000                  | 11.5                |

The LV14340 switching action can also be synchronized to an external clock from 250 kHz to 2 MHz. Connect a square wave to the RT/SYNC pin through either circuit network shown in Figure 17. Internal oscillator is synchronized by the falling edge of external clock. The recommendations for the external clock include: high level no lower than 1.7 V, low level no higher than 0.5 V and have a pulse width greater than 30 ns. When using a low impedance signal source, the frequency setting resistor  $R_T$  is connected in parallel with an AC coupling capacitor  $C_{COUP}$  to a termination resistor  $R_{TERM}$  (e.g., 50  $\Omega$ ). The two resistors in series provide the default frequency setting resistance when the signal source is turned off. A 10 pF ceramic capacitor can be used for  $C_{COUP}$ . Figure 18, Figure 19 and Figure 20 show the device synchronized to an external system clock.



Figure 17. Synchronizing to an External Clock



Equation 6 calculates the maximum switching frequency limitation set by the minimum controllable on time and the input to output step down ratio. Setting the switching frequency above this value will cause the regulator to skip switching pulses to achieve the low duty cycle required at maximum input voltage.

$$f_{\text{SW(max)}} = \frac{1}{t_{\text{ON}}} \times \left( \frac{I_{\text{OUT}} \times R_{\text{IND}} + V_{\text{OUT}} + V_{\text{D}}}{V_{\text{IN} \text{ MAX}} - I_{\text{OUT}} \times R_{\text{DS} \text{ ON}} + V_{\text{D}}} \right)$$

where

- I<sub>OUT</sub> = Output current
- R<sub>IND</sub> = Inductor series resistance
- V<sub>IN\_MAX</sub> = Maximum input voltage
- V<sub>OUT</sub> = Output voltage
- V<sub>D</sub> = Diode voltage drop
- R<sub>DS\_ON</sub> = High-side MOSFET switch on resistance
- $t_{ON}$  = Minimum on time

#### 8.3.9 Overcurrent and Short Circuit Protection

The LV14340 is protected from overcurrent condition by cycle-by-cycle current limiting on the peak current of the high-side MOSFET. High-side MOSFET overcurrent protection is implemented by the nature of the Peak Current Mode control. The high-side switch current is compared to the output of the Error Amplifier (EA) minus slope compensation every switching cycle. Please refer to Functional Block Diagram for more details. The peak current of high-side switch is limited by a clamped maximum peak current threshold which is constant. So the peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

#### LV14340 SNVSAD7A – JUNE 2015–REVISED JANUARY 2016

(6)

#### LV14340 SNVSAD7A – JUNE 2015–REVISED JANUARY 2016

The LV14340 also implements a frequency fold-back to protect the converter in severe over-current or short conditions. The oscillator frequency is divided by 2, 4, and 8 as the FB pin voltage decrease to 75%, 50%, 25% of  $V_{REF}$ . The frequency fold-back increases the off time by increasing the period of the switching cycle, so that it provides more time for the inductor current to ramp down and leads to a lower average inductor current. Lower frequency also means lower switching loss. Frequency fold-back reduces power dissipation and prevents overheating and potential damage to the device.

#### 8.3.10 Overvoltage Protection

The LV14340 employs an output overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. The OVP feature minimizes output overshoot by turning off high-side switch immediately when FB voltage reaches to the rising OVP threshold which is nominally 109% of the internal voltage reference  $V_{REF}$ . When the FB voltage drops below the falling OVP threshold which is nominally 107% of  $V_{REF}$ , the high-side MOSFET resumes normal operation.

#### 8.3.11 Thermal Shutdown

The LV14340 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 170°C (typical). The high-side MOSFET stops switching when thermal shundown activates. Once the die temperature falls below 158°C (typical), the device reinitiates the power up sequence controlled by the internal soft-start circuitry.

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LV14340 is a step down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 3.5 A. The following design procedure can be used to select components for the LV14340. This section presents a simplified discussion of the design process.

### 9.2 Typical Application

The LV14340 only requires a few external components to convert from wide voltage range supply to a fixed output voltage. A schematic of 5 V/3.5 A application circuit is shown in Figure 21. The external components have to fulfill the needs of the application, but also the stability criteria of the device's control loop.



Figure 21. Application Circuit, 5-V Output

#### 9.2.1 Design Requirements

This example details the design of a high frequency switching regulator using ceramic output capacitors. A few parameters must be known in order to start the design process. These parameters are typically determined at the system level:

| Input Voltage, V <sub>IN</sub>      | 7 V to 36 V, Typical 12 V |
|-------------------------------------|---------------------------|
| Output Voltage, V <sub>OUT</sub>    | 5.0 V                     |
| Maximum Output Current IO_MAX       | 3.5 A                     |
| Transient Response 0.35 A to 3.5 A  | 5%                        |
| Output Voltage Ripple               | 50 mV                     |
| Input Voltage Ripple                | 400 mV                    |
| Switching Frequency f <sub>SW</sub> | 500 kHz                   |
| Soft-start time                     | 5 ms                      |

SNVSAD7A – JUNE 2015–REVISED JANUARY 2016

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Output Voltage Set-Point

The output voltage of LV14340 is externally adjustable using a resistor divider network. The divider network is comprised of top feedback resistor  $R_{FBT}$  and bottom feedback resistor  $R_{FBB}$ . Equation 7 is used to determine the output voltage:

$$\mathsf{R}_{\mathsf{FBT}} \quad \frac{\mathsf{V}_{\mathsf{OUT}} - 0.75}{0.75} \mathsf{R}_{\mathsf{FBB}} \tag{7}$$

Choose the value of  $R_{FBT}$  to be 100 k $\Omega$ . With the desired output voltage set to 5 V and the  $V_{FB}$  = 0.75 V, the  $R_{FBB}$  value can then be calculated using Equation 7. The formula yields to a value 17.65 k $\Omega$ . Choose the closest available value of 17.8 k $\Omega$  for  $R_{FBB}$ .

#### 9.2.2.2 Switching Frequency

For desired frequency, use Equation 8 to calculate the required value for R<sub>T</sub>.

$$R_{\rm T}(k\Omega) = 32537 \times f_{\rm SW}(k{\rm Hz})^{-1.045}$$
(8)

For 500 kHz, the calculated  $R_T$  is 49.2 k $\Omega$  and standard value 49.9 k $\Omega$  can be used to set the switching frequency at 500 kHz.

#### 9.2.2.3 Output Inductor Selection

The most critical parameters for the inductor are the inductance, saturation current and the RMS current. The inductance is based on the desired peak-to-peak ripple current  $\Delta i_L$ . Since the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance  $L_{MIN}$ . Use Equation 10 to calculate the minimum value of the output inductor.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. A reasonable value of  $K_{IND}$  should be 20%-40%. During an instantaneous short or over current operation event, the RMS and peak inductor current can be high. The inductor current rating should be higher than current limit.

$$\Delta i_{L} = \frac{V_{OUT} \times (V_{IN}MAX} - V_{OUT})}{V_{IN}MAX} \times L \times f_{SW}}$$

$$L_{MIN} = \frac{V_{IN}MAX} - V_{OUT}}{V_{IN}MAX} \times \frac{V_{OUT}}{V_{IN}MAX} - V_{OUT}}{V_{IN}MAX} \times \frac{V_{OUT}}{V_{IN}MAX} + V_{OUT}}{V_{IN}MAX} + V_{OUT}}$$
(9)

$$^{N} = \frac{I_{OUT} \times K_{IND}}{V_{IN} \times K_{IND}} \times \frac{V_{IN} \times f_{SW}}{V_{IN} \times f_{SW}}$$
(10)

In general, it is preferable to choose lower inductance in switching power supplies, because it usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. But too low of an inductance can generate too large of an inductor current ripple such that over current protection at the full load could be falsely trigged. It also generates more conduction loss since the RMS current is slightly higher. Larger inductor current ripple also implies larger output voltage ripple with same output capacitors. With peak current mode control, it is not recommended to have too small of an inductor current ripple. A larger peak current ripple improves the comparator signal to noise ratio.

For this design example, choose  $K_{IND} = 0.4$ , the minimum inductor value is calculated to be 6.12  $\mu$ H, and a nearest standard value is chosen: 6.5  $\mu$ H. A standard 6.5  $\mu$ H ferrite inductor with a capability of 5 A RMS current and 7A saturation current can be used.

#### 9.2.2.4 Output Capacitor Selection

The output capacitor(s), C<sub>OUT</sub>, should be chosen with care since it directly affects the steady state output voltage ripple, loop stability and the voltage over/undershoot during load current transients.

The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance (ESR) of the output capacitors:

 $\Delta V_{OUT \ ESR} \quad \Delta i_L \times ESR = K_{IND} \times I_{OUT} \times ESR$ 

(11)

The other is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{OUT\_C} = \frac{\Delta i_{L}}{8 \times f_{SW} \times C_{OUT}} = \frac{K_{IND} \times I_{OUT}}{8 \times f_{SW} \times C_{OUT}}$$
(12)

(14)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation with presence of large current steps and fast slew rate. When a fast large load increase happens, output capacitors provide the required charge before the inductor current can slew up to the appropriate level. The regulator's control loop usually needs three or more clock cycles to respond to the output voltage droop. The output capacitance must be large enough to supply the current difference for three clock cycles to maintain the output voltage within the specified range. Equation 13 shows the minimum output capacitors absorb energy stored in the inductor. The catch diode can't sink current so the energy stored in the inductor results in an output voltage overshoot. Equation 14 calculates the minimum capacitance required to keep the voltage overshoot within a specified range.

$$C_{OUT} > \frac{3 \times (I_{OH} - I_{OL})}{f_{SW} \times V_{US}}$$

$$C_{OUT} > \frac{I_{OH}^2 - I_{OL}^2}{(V_{OUT} + V_{OS})^2 - V_{OUT}^2} \times L$$
(13)

where

- $K_{IND}$  = Ripple ratio of the inductor ripple current ( $\Delta i_L / I_{OUT}$ )
- I<sub>OL</sub> = Low level output current during load transient
- I<sub>OH</sub> = High level output current during load transient
- V<sub>US</sub> = Target output voltage undershoot
- V<sub>OS</sub> = Target output voltage overshoot

For this design example, the target output ripple is 50 mV. Presuppose  $\Delta V_{OUT\_ESR} = \Delta V_{OUT\_C} = 50$  mV, and chose  $K_{IND} = 0.4$ . Equation 11 yields ESR no larger than 35.7 m $\Omega$  and Equation 12 yields  $C_{OUT\_C}$  no smaller than 7  $\mu$ F. For the target over/undershoot range of this design,  $V_{US} = V_{OS} = 5\% \times V_{OUT} = 250$  mV. The  $C_{OUT}$  can be calculated to be no smaller than 75.6  $\mu$ F and 30.8  $\mu$ F by Equation 13 and Equation 14 respectively. In summary, the most stringent criteria for the output capacitor is 75.6  $\mu$ F. Two 47  $\mu$ F, 16 V, X7R ceramic capacitors with 5 m $\Omega$  ESR are used in parallel.

#### 9.2.2.5 Schottky Diode Selection

The breakdown voltage rating of the diode is preferred to be 25% higher than the maximum input voltage. The current rating for the diode should be equal to the maximum output current for best reliability in most applications. In cases where the input voltage is much greater than the output voltage the average diode current is lower. In this case it is possible to use a diode with a lower average current rating, approximately (1-D) ×  $I_{OUT}$  however the peak current rating should be higher than the maximum load current. A 4 A to 5 A rated diode is a good starting point.

#### 9.2.2.6 Input Capacitor Selection

The LV14340 device requires high frequency input decoupling capacitor(s) and a bulk input capacitor, depending on the application. The typical recommended value for the high frequency decoupling capacitor is 4.7  $\mu$ F to 10  $\mu$ F. A high-quality ceramic capacitor type X5R or X7R with sufficiency voltage rating is recommended. To compensate the derating of ceramic capacitors, a voltage rating of twice the maximum input voltage is recommended. Additionally, some bulk capacitance can be required, especially if the LV14340 circuit is not located within approximately 5 cm from the input voltage source. This capacitor is used to provide damping to the voltage spike due to the lead inductance of the cable or the trace. For this design, two 2.2  $\mu$ F, X7R ceramic capacitors rated for 100 V are used. A 0.1  $\mu$ F for high-frequency filtering and place it as close as possible to the device pins.

#### 9.2.2.7 Bootstrap Capacitor Selection

Every LV14340 design requires a bootstrap capacitor ( $C_{BOOT}$ ). The recommended capacitor is 0.1  $\mu$ F and rated 16 V or higher. The bootstrap capacitor is located between the SW pin and the BOOT pin. The bootstrap capacitor must be a high-quality ceramic type with an X7R or X5R grade dielectric for temperature stability.

SNVSAD7A-JUNE 2015-REVISED JANUARY 2016

#### 9.2.2.8 Soft-start Capacitor Selection

Use Equation 15 in order to calculate the soft-start capacitor value:

$$C_{SS}(nF) \quad \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}(V)}$$

where

- C<sub>SS</sub> = Soft-start capacitor value
- $I_{SS}$  = Soft-start charging current (3 µA)
- t<sub>SS</sub> = Desired soft-start time

(15)

For the desired soft-start time of 5 ms and soft-start charging current of 3.0  $\mu$ A, Equation 15 yields a soft-start capacitor value of 20 nF, a standard 22 nF ceramic capacitor is used.

#### 9.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 500 kHz, L = 5.6 µH,  $C_{OUT}$  = 47 µF x 2,  $T_A$  = 25°C.



SNVSAD7A – JUNE 2015 – REVISED JANUARY 2016

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $f_{SW}$  = 500 kHz, L = 5.6 µH,  $C_{OUT}$  = 47 µF x 2,  $T_A$  = 25°C.



### **10** Power Supply Recommendations

The LV14340 is designed to operate from an input voltage supply range between 4 V and 40 V. This input supply should be able to withstand the maximum input current and maintain a stable voltage. The resistance of the input supply rail should be low enough that an input current transient does not cause a high enough drop at the LV14340 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LV14340, additional bulk capacitance may be required in addition to the ceramic input capacitors. The amount of bulk capacitance is not critical, but a 47  $\mu$ F or 100  $\mu$ F electrolytic capacitor is a typical choice.

### 11 Layout

### 11.1 Layout Guidelines

Layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- 1. The feedback network, resistor R<sub>FBT</sub> and R<sub>FBB</sub>, should be kept close to the FB pin. V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a shielding layer.
- 2. The input bypass capacitor C<sub>IN</sub> must be placed as close as possible to the VIN pin and ground. Grounding for both the input and output capacitors should consist of localized top side planes that connect to the GND pin and PAD.
- 3. The inductor L should be placed close to the SW pin to reduce magnetic and electrostatic noise.
- 4. The output capacitor, C<sub>OUT</sub> should be placed close to the junction of L and the diode D. The L, D, and C<sub>OUT</sub> trace should be as short as possible to reduce conducted and radiated noise and increase overall efficiency.
- 5. The ground connection for the diode,  $C_{IN}$ , and  $C_{OUT}$  should be as small as possible and tied to the system ground plane in only one spot (preferably at the  $C_{OUT}$  ground point) to minimize conducted noise in the system ground plane
- 6. For more detail on switching power supply layout considerations see Application Note AN-1149.

SNVSAD7A-JUNE 2015-REVISED JANUARY 2016

### 11.2 Layout Example



Figure 30. Layout

### **12 Device and Documentation Support**

### 12.1 Trademarks

PowerPAD is a trademark of Texas Instruments. SIMPLE SWITCHER is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 13.1 Package Option Addendum

### 13.1.1 Packaging Information

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins Package Eco Plan |      | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish MSL Peak Temp (3) |                        | Op Temp (°C) | Device Marking <sup>(4) (5)</sup> |  |
|------------------|------------|-----------------|--------------------|-----------------------|------|----------------------------|------------------------------------|------------------------|--------------|-----------------------------------|--|
| LV14340DDA       | ACTIVE     | SO8<br>PowerPAD | DDA                | 8                     | 75   | Green (RoHS<br>& no Sb/Br) | CU NiPdAu                          | Level-2-260C-1<br>YEAR | -40 to 125   | DB3SV                             |  |
| LV14340DDAR      | ACTIVE     | SO8<br>PowerPAD | DDA                | 8                     | 2500 | Green (RoHS<br>& no Sb/Br) | CU NiPdAu                          | Level-2-260C-1<br>YEAR | -40 to 125   | DB3SV                             |  |

#### 13.1.2 Tape and Reel Information



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LV14340DDAR | SO<br>PowerPAD  | DDA                | 8    | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

SNVSAD7A – JUNE 2015 – REVISED JANUARY 2016



| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LV14340DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50          |

DDA (R-PDSO-G8)

PowerPAD <sup>™</sup> PLASTIC SMALL-OUTLINE



- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA