## 3.5V-40V Vin, 6A, High Efficiency Synchronous Step-down DCDC Converter

### **FEATURES**

- Wide Input Range: 3.5V-40V
- Up to 6A Continuous Output Current
- 1V ±1% Feedback Reference Voltage
- Integrated 30m  $\Omega$  High-Side and 19m  $\Omega$  Low-Side Power MOSFETs
- Pulse Skipping Mode (PSM) with 23uA Quiescent Current in Sleep Mode
- 60ns Minimum On-time
- 2ms Internal Soft-start Time
- Adjustable Frequency 200KHz to 2.2MHz
- External Clock Synchronization
- Frequency Spread Spectrum (FSS) Modulation for EMI Reduction
- External bias option for improved efficiency
- Precision Enable Threshold for adjustable Input Voltage Under-Voltage Lock Out Protection (UVLO) Threshold and Hysteresis
- · Parallel input path to minimize switch node ringing
- Low Dropout Mode Operation
- Over-voltage and Over-Temperature Protection
- Available in 3.5mm\*4mm QFN-14L Package

## APPLICATIONS

- Automotive infotainment and ADAS
- USB Type-C Power Delivery, USB Charging
- Industrial and Medical Distributed Power Supplies



3.5V-40V, Syncronous Buck Converter

## DESCRIPTION

The SCT2462 is 6A synchronous buck converters with wide input voltage, ranging from 3.5V to 40V, which integrates a 30m $\Omega$  high-side MOSFET and a 19m $\Omega$  low-side MOSFET. The SCT2462, adopting the peak current mode control, supports the Pulse Skipping Modulation (PSM) with typical 23uA low quiescent current which assists the converter on achieving high efficiency at light load or standby condition.

The SCT2462 features adjustable switching frequency from 200 kHz to 2.2 MHz with an external resistor, which provides the flexibility to optimize either efficiency or external component size. The converter supports external clock synchronization with a frequency band from 200kHz to 2.2MHz. The SCT2462 allows power conversion from high input voltage to low output voltage with a minimum 60ns ontime of high-side MOSFET.

The SCT2462 is an Electromagnetic Interference (EMI) friendly buck converter with implementing optimized design for EMI reduction. The SCT2462 features Frequency Spread Spectrum FSS with  $\pm 6\%$  jittering span of the 500kHz switching frequency and modulation rate 1/512 of switching frequency to reduce the conducted EMI.

The SCT2462 offers cycle-by-cycle current limit and hiccup over current protection, thermal shutdown protection, output over-voltage protection and input voltage under-voltage protection. The device is available in 3.5mm\*4mm QFN-14L package.



Efficiency, VIN=12V, VOUT=5V, Fsw=400KHz

## **TYPICAL APPLICATION**

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Revision 0.8: Sampling

## **DEVICE ORDER INFORMATION**

| PART NUMBER                                         | PACKAGE MARKING | PACKAGE DISCRIPTION |  |  |
|-----------------------------------------------------|-----------------|---------------------|--|--|
| SCT2462FNA                                          | 2462            | QFNFC4×3.5-14L      |  |  |
| 1) For Tape & Reel, Add Suffix R (e.g. SCT2462FNAR) |                 |                     |  |  |

## **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature unless otherwise noted<sup>(1)</sup>

| DESCRIPTION                                      | MIN  | МАХ | UNIT |
|--------------------------------------------------|------|-----|------|
| VIN1, VIN2                                       | -0.3 | 42  | V    |
| EN                                               | -0.3 | 42  | V    |
| BOOT                                             | -0.3 | 48  | V    |
| SW                                               | -1   | 42  | V    |
| BOOT-SW                                          | -0.3 | 6   | V    |
| BIAS, PGOOD                                      | -0.3 | 24  | V    |
| VCC, FB, RT/SYNC                                 | -0.3 | 6   | V    |
| Operating junction temperature TJ <sup>(3)</sup> | -40  | 150 | °C   |
| Storage temperature TSTG                         | -65  | 150 | °C   |

## **PIN CONFIGURATION**



#### Figure 1. 14-Lead QFN 3.5mm×4mm

(1) Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions.

(2) The max VIN transient voltage is guaranteed by design and verified on bench.

(3) The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime.

## **PIN FUNCTIONS**

| NAME  | NO. | PIN FUNCTION                                                                                                                                                                                                                                                       |  |  |
|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIAS  | 1   | Input to internal LDO. Connect to output voltage point to improve efficiency. Connect an optional high quality $0.1-\mu F$ to $1-\mu F$ capacitor from this pin to ground for improved noise immunity. If output voltage is above 20 V, connect this pin to ground |  |  |
| VCC   | 2   | nternal LDO output. Used as supply to internal control circuits. Decouple with 1µF ceramic capacitor placed as close to VCC as possible.                                                                                                                           |  |  |
| AGND  | 3   | Analog ground.                                                                                                                                                                                                                                                     |  |  |
| FB    | 4   | Inverting input of the trans-conductance error amplifier. The tap of external feedbac<br>resistor divider from the output to GND sets the output voltage. The device regulate<br>FB voltage to the internal reference value of 1V typical.                         |  |  |
| PGOOD | 5   | Power good open-drain output. PGOOD is high if the output voltage is higher than 95% and lower than 105% of the nominal voltage.                                                                                                                                   |  |  |

# SCT2462

| RT/SYNC | 6  | Set the internal oscillator clock frequency or synchronize to an external clock. Connect<br>a resistor from this pin to ground to set switching frequency. An external clock can be<br>input directly to this pin. The internal oscillator synchronizes to the external clock<br>frequency with PLL. If detected clocking edges stops, the operation mode<br>automatically returns to resistor adjusted frequency. |  |
|---------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| EN      | 7  | Enable pin to the regulator with internal pull-up current source. Pull below 1.1V to disable the converter. Float or connect to VIN to enable the converter. The tap of resistor divider from VIN to GND connecting EN pin can adjust the input voltage lockout threshold.                                                                                                                                         |  |
| VIN1    | 8  | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND1. Low impedance connection must be provided to VIN2.                                                                                                                                                                                                                                                    |  |
| PGND1   | 9  | Power ground to internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND2. Connect a high-quality bypass capacitor or capacitors from this pin to VIN1.                                                                                                                                                                                                               |  |
| SW      | 10 | Regulator switching output. Connect SW to an external power inductor                                                                                                                                                                                                                                                                                                                                               |  |
| PGND2   | 11 | Power ground to internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND1. Connect a high-quality bypass capacitor or capacitors from this pin to VIN2.                                                                                                                                                                                                               |  |
| VIN2    | 12 | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND2. Low impedance connection must be provided to VIN1.                                                                                                                                                                                                                                                    |  |
| BOOT    | 13 | Power supply bias for high-side power MOSFET gate driver. Connect a 0.1uF capacitor from BOOT pin to SW pin. Bootstrap capacitor is charged when low-side power MOSFET is on or SW voltage is low.                                                                                                                                                                                                                 |  |
| NC      | 14 | Not Connection.                                                                                                                                                                                                                                                                                                                                                                                                    |  |

## **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range unless otherwise noted

| PARAMETER | DEFINITION                     | MIN | MAX | UNIT |
|-----------|--------------------------------|-----|-----|------|
| VIN       | Input voltage range            | 3   | 40  | V    |
| Vout      | Output voltage range           | 1   | 40  | V    |
| TJ        | Operating junction temperature | -40 | 150 | °C   |

## **ESD RATINGS**

| PARAMETER | DEFINITION                | MIN  | МАХ  | UNIT |
|-----------|---------------------------|------|------|------|
|           | Human Body Model(HBM)     | -2   | +2   | kV   |
| Vesd      | Charged Device Model(CDM) | -500 | +500 | kV   |

## **THERMAL INFORMATION**

| PARAMETER | THERMAL METRIC                                            | QFN-14L | UNIT |
|-----------|-----------------------------------------------------------|---------|------|
| Reja      | Junction to ambient thermal resistance <sup>(1)</sup> TBD |         | °C/W |
| ReJCtop   | Junction to case thermal resistance <sup>(1)</sup>        | TBD     |      |

(1) SCT provides  $R_{\thetaJA}$  and  $R_{\thetaJC}$  numbers only as reference to estimate junction temperatures of the devices.  $R_{\thetaJA}$  and  $R_{\thetaJC}$  are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT2462 is mounted, thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT2462. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual  $R_{\thetaJA}$  and  $R_{\thetaJC}$ .

 ELECTRICAL CHARACTERISTICS

 VIN=24V, TJ=-40°C~125°C, typical value is tested under 25°C.

 SYMBOL
 PARAMETER
 TEST CONDITION
 MIN
 TYP
 MAX
 UNIT

| SYMBOL              | PARAMETER                                                | TEST CONDITION                                                                            | MIN   | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|------|------|
| Power Supply        | /                                                        |                                                                                           |       |      |      | -    |
| Vin                 | Operating input voltage                                  |                                                                                           | 3.5   |      | 40   | V    |
| ISHDN               | Shutdown current from VIN pin                            | EN=0                                                                                      |       | 5.5  |      | μA   |
| lq                  | Quiescent current from VIN pin                           | EN floating, non-switching,<br>VBIAS=5V, BOOT-SW=5V                                       |       | 23   |      | μA   |
| IBIAS               | Quiescent Current into BIAS pin                          | non-switching, VBIAS=5V                                                                   |       | 40   |      | uA   |
| VCC LDO             |                                                          | •                                                                                         |       |      |      |      |
| Vcc                 | Vcc voltage                                              |                                                                                           |       | 4.2  |      | V    |
| \ <i>\</i>          | Vcc UVLO Threshold                                       | Vcc rising                                                                                |       | 2.6  |      | V    |
| Vcc_uvlo            | Hysteresis                                               |                                                                                           |       | 200  |      | mV   |
|                     | Vcc internal LDO current limit                           | VCC short to ground                                                                       |       |      | 30   | mA   |
| Power MOSF          | ETa                                                      |                                                                                           |       |      |      |      |
| RDSON_H             | High-side MOSFET on-                                     | VBOOT-VSW=4.2V                                                                            |       | 30   |      | mΩ   |
| R <sub>DSON_L</sub> | Low-side MOSFET on-<br>resistance                        |                                                                                           |       | 19   |      | mΩ   |
| Reference an        | d Control Loop                                           |                                                                                           |       |      |      |      |
| Vref                | Reference voltage of FB                                  |                                                                                           | 0.99  | 1    | 1.01 | V    |
| Gea                 | Error amplifier trans-<br>conductance                    | -2µA <icomp<2µa, vcomp="1V&lt;/td"><td></td><td>126</td><td></td><td>μS</td></icomp<2µa,> |       | 126  |      | μS   |
| ICOMP_SRC           | EA maximum source current                                | VFB=VREF-100mV, VCOMP=1V                                                                  | 18    |      | μA   |      |
| COMP_SNK            | EA maximum sink current                                  | VFB=VREF+100mV, VCOMP=1V                                                                  | 18    |      | μA   |      |
| V <sub>COMP_H</sub> | COMP high clamp                                          |                                                                                           | 1.74  |      | V    |      |
| Vcomp_l             | COMP low clamp                                           |                                                                                           | 0.415 |      | V    |      |
| Current Limit       | and Over Current Protection                              |                                                                                           |       |      |      |      |
| ILIM_HS             | High-side power MOSFET peak<br>current limit threshold   |                                                                                           |       | 10   |      | А    |
|                     | Low-side power MOSFET<br>souring current limit threshold |                                                                                           |       | 10   |      | А    |
| Enable and S        | oft Startup                                              |                                                                                           |       |      |      |      |
| V <sub>EN_H</sub>   | Enable high threshold                                    |                                                                                           |       | 1.2  |      | V    |
| V <sub>EN_L</sub>   | Enable low threshold                                     |                                                                                           |       | 1.12 |      | V    |
| I <sub>EN_L</sub>   | Enable pin pull-up current                               | EN=1V                                                                                     | 1     | 1.4  |      | μA   |
| I <sub>EN_H</sub>   | Enable pin pull-up current                               | EN=1.5V                                                                                   | 1     | 7    |      | uA   |
| T <sub>ss</sub>     | Internal soft start time                                 |                                                                                           |       | 2    |      | ms   |
| Switching Fre       | equency and External Clock Synchro                       | nization                                                                                  | •     |      |      |      |
| FRANGE_RT           | Frequency range using RT mode                            |                                                                                           | 200   |      | 2200 | kHz  |
| Fsw                 | Switching frequency                                      | R <sub>RT</sub> =200 kΩ(1%)                                                               | 450   | 500  | 550  | kHz  |
| FRANGE_CLK          | Frequency range using CLK mode                           |                                                                                           | 200   |      | 2200 | kHz  |
| FJITTER             | Frequency spread spectrum in<br>percentage of Fsw        |                                                                                           | ±6    |      | %    |      |
| ton_min             | Minimum on-time                                          | V <sub>IN</sub> =24V                                                                      |       | 60   |      | ns   |

| SYMBOL              | PARAMETER                                         | TEST CONDITION                            | MIN | ΤΥΡ  | МАХ | UNIT |
|---------------------|---------------------------------------------------|-------------------------------------------|-----|------|-----|------|
| Power Good          |                                                   |                                           |     |      |     |      |
| M                   | Power-good flag under voltage                     | POWER GOOD (% of FB voltage)              | 95  |      |     | %    |
| Vpg_uv              | tripping threshold                                | POWER BAD (% of FB voltage)               |     | 90   |     | %    |
| M                   | Power-good flag over voltage                      | POWER BAD (% of FB voltage)               |     | 110  |     | %    |
| V <sub>PG_OV</sub>  | tripping threshold                                | POWER GOOD (% of FB voltage)              |     | 105  |     | %    |
| IPG                 | PWRGD leakage current at high<br>level output     | VPull-Up = 5V                             | 200 |      | nA  |      |
| V <sub>PG_LOW</sub> | PWRGD low level output voltage                    | IPull-Up = 1 mA                           | 0.1 |      | V   |      |
| tPGDFLT(rise)       | Delay time to PGOOD high signal                   |                                           |     | 2    |     | ms   |
| tPGDFLT(fall)       | Glitch filter time constant for<br>PGOOD function |                                           | 100 |      | us  |      |
| Protection          |                                                   |                                           |     |      |     |      |
| M                   | Feedback overvoltage with                         | VFB/VREF rising                           |     | 110  |     | %    |
| Vovp                | respect to reference voltage                      | V <sub>FB</sub> /V <sub>REF</sub> falling |     | 105  |     | %    |
| M                   |                                                   | BOOT-SW falling                           |     | 2.77 |     | V    |
| VBOOTUV             |                                                   | Hysteresis                                |     | 167  |     | mV   |
| т                   |                                                   | TJ rising                                 |     | 175  |     | °C   |
| T <sub>SD</sub>     | Thermal shutdown threshold*                       | Hysteresis                                |     | 25   |     | °C   |

## **TYPICAL CHARACTERISTICS**



Figure 2. Efficiency, Fsw=400KHz, VIN=12V, VOUT=5V



Figure 4. Efficiency, Fsw=2MHz, VIN=12V, VOUT=5V





Figure 3. Efficiency, Fsw=400KHz, Vout=3.3V



Figure 5. Efficiency, Fsw=2MHz, Vin=12V, Vout=3.3V



Figure 7.Clock Frequency vs RT/CLK Resistor

## FUNCTIONAL BLOCK DIAGRAM



Figure 14. Functional Block Diagram

## **OPERATION**

#### Overview

The SCT2462 is a 3.5V-40V input, 6A output, EMI friendly synchronous buck converter with built-in  $30m\Omega$  Rdson high-side and  $19m\Omega$  Rdson low-side power MOSFETs. It implements constant frequency peak current mode control to regulate output voltage, providing excellent line and load transient response and simplifying the external frequency compensation design.

The switching frequency is adjustable from 200kHz to 2.2MHz with two setting modes, resistor setting frequency mode and the clock synchronization mode, to optimizes either the power efficiency or the external components' sizes. The SCT2462 features an internal 2ms soft-start time to avoid large inrush current and output voltage overshoot during startup. The device also supports monolithic startup with pre-biased output condition. The seamless mode-transition between PWM mode and PSM mode operations ensure high efficiency over wide load current range. The quiescent current is typically 23uA under no load or sleep mode condition to achieve high efficiency at light load.

The EN pin is a high-voltage pin with a precision threshold that can be used to adjust the input voltage lockout thresholds with two external resistors to meet accurate higher UVLO system requirements. Floating EN pin enables the device with the internal pull-up current to the pin. Connecting EN pin to VIN directly starts up the device automatically.

The SCT2462 implements the Frequency Spread Spectrum FSS modulation spreading of  $\pm 6\%$  centered selected switching frequency. FSS improves EMI performance by not allowing emitted energy to stay in any one receiver band for a significant length of time.

The SCT2462 full protection features include the input under-voltage lockout, the output over-voltage protection, over current protection with cycle-by-cycle current limiting and hiccup mode, output hard short protection and thermal shutdown protection.

#### Peak Current Mode Control

The SCT2462 employs fixed frequency peak current mode control. An internal clock initiates turning on the integrated high-side power MOSFET Q1 in each cycle, then inductor current rises linearly. When the current through high-side MOSFET reaches the threshold level set by the COMP voltage of the internal error amplifier, the high-side MOSFET turns off. The synchronous low-side MOSFET Q2 turns on till the next clock cycle begins or the inductor current falls to zero.

The error amplifier serves the COMP node by comparing the voltage of the FB pin with an internal 1.0V reference voltage. When the load current increases, a reduction in the feedback voltage relative to the reference raises COMP voltage till the average inductor current matches the increased load current. This feedback loop well regulates the output voltage to the reference. The device also integrates an internal slope compensation circuitry to prevent sub-harmonic oscillation when duty cycle is greater than 50% for a fixed frequency peak current mode control.

The SCT2462 operates in Pulse Skipping Mode (PSM) with light load current to improve efficiency. When the load current decreases, an increment in the feedback voltage leads COMP voltage drop. When COMP falls to a low clamp threshold (415mV typically), device enters PSM. The output voltage decays due to output capacitor discharging during skipping period. Once FB voltage drops lower than the reference voltage, and the COMP voltage rises above low clamp threshold. Then high-side power MOSFET turns on in next clock pulse. After several switching cycles with typical 1.2A peak inductor current, COMP voltage drops and is clamped again and pulse skipping mode repeats if the output continues light loaded.

This control scheme helps achieving higher efficiency by skipping cycles to reduce switching power loss and gate drive charging loss. The controller consumption quiescent current is 23uA during skipping period with no switching to improve efficiency further.

#### Enable and Under Voltage Lockout Threshold

The SCT2462 is enabled when the VCC pin voltage rises about 2.8V and the EN pin voltage exceeds the enable threshold of 1.2V. The device is disabled when the VCC pin voltage falls below 2.6V or when the EN pin voltage is below 1.12V. An internal 1.5uA pull up current source to EN pin allows the device enable when EN pin floats.

EN pin is a high voltage pin that can be connected to VIN directly to start up the device.

For a higher system UVLO threshold, connect an external resistor divider (R1 and R2) shown in Figure 15 from VIN to EN. The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2 respectively.

$$R1 = \frac{V_{rise} \left(\frac{V_{ENF}}{V_{ENR}}\right) - V_{fall}}{I_1 \left(1 - \frac{V_{ENF}}{V_{ENR}}\right) + I_2}$$
(1)

$$R2 = \frac{R_3 \times V_{ENF}}{V_{fall} - V_{ENF} + R_3(I_1 + I_2)}$$
(2)

where

- Vrise is rising threshold of Vin UVLO
- Vfall is falling threshold of Vin UVLO
- I<sub>1</sub>=1.4uA, I<sub>2</sub>=5.6uA, V<sub>ENR</sub>=1.22V, V<sub>ENF</sub>=1.11V



Figure 15. System UVLO by enable divide

#### **Output Voltage**

The SCT2462 regulates the internal reference voltage at 1.0V with  $\pm$ 1% tolerance over the operating temperature and voltage range. The output voltage is set by a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. Use Equation 3 to calculate resistance of resistor dividers. To improve efficiency at light loads, larger value resistors are recommended. However, if the values are too high, the regulator will be more susceptible to noise affecting output voltage accuracy.

$$R_{FB\_TOP} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) * R_{FB\_BOT}$$
(3)

where

- R<sub>FB\_TOP</sub> is the resistor connecting the output to the FB pin.
- R<sub>FB\_BOT</sub> is the resistor connecting the FB pin to the ground.

#### Internal Soft-Start

The SCT2462 integrates an internal soft-start circuit that ramps the reference voltage from zero volts to 1.0V reference voltage in 2mS. If the EN pin is pulled below 1.12V, switching stops and the internal soft-start resets. The soft-start also resets during shutdown due to thermal overloading.

#### Switching Frequency and Clock Synchronization

The switching frequency of the SCT2462 is set by placing a resistor between RT/CLK pin and the ground, or synchronizing to an external clock.

In resistor setting frequency mode, a resistor placed between RT/SYNC pin to the ground sets the switching frequency over a wide range from 200KHz to 2.2MHz. The RT/SYNC pin voltage is typical 0.5V. RT/SYNC pin is not allowed to be left floating or shorted to the ground. Use Equation 4 or the plot in Figure 16. to determine the resistance for a switching frequency needed.

$$RT(K\Omega) = \frac{100000}{fsw(KHz)} \quad (4)$$

where, fsw is switching clock frequency



Figure 16. Setting Frequency and Clock Synchronization

In clock synchronization mode, the switching frequency synchronizes to an external clock applied to RT/SYNC pin. The synchronization frequency range is from 200KHz to 2.2MHz and the rising edge of the SW synchronizes to the falling edge of the external clock at RT/SYNC pin with typical 66ns time delay. A square wave clock signal to RT/SYNC pin must have high level no lower than 2V, low level no higher than 0.4V, and pulse width larger than 80ns.

In applications where both resistor setting frequency mode and clock synchronization mode are needed, the device can be configured as shown in Figure 16. Before an external clock is present, the device works in resistor setting frequency mode. When an external clock presents, the device automatically transitions from resistor setting mode to external clock synchronization mode. An internal phase locked loop PLL locks internal clock frequency onto the external clock within typical 85us. The converter transitions from the clock synchronization mode to the resistor setting frequency mode when the external clock disappears.

#### Frequency Spread Spectrum

To reduce EMI, the SCT2462 implements Frequency Spread Spectrum (FSS). The FSS circuitry shifts the switching frequency of the regulator periodically within a certain frequency range around the adjusted switching frequency. The jittering span is  $\pm 6\%$  of the switching frequency with 1/512 swing frequency. This frequency dithering function is effective for both frequency adjusted by resistor placed at RT/CLK pin and an external clock synchronization application.

#### VCC LDO, VCC UVLO, and BIAS Input

The VCC pin is the output of the internal LDO used to supply the control circuits of the SCT2462 and the typical output voltage is 4.2V. The BIAS pin is the input of the internal LDO. This input can be connected to  $V_{OUT}$  to save the power loss from  $V_{IN}$ . If the BIAS voltage is larger than 4.8V, LDO is powered by BIAS pin. If the BIAS voltage is less than 4.6 V, VIN1 and VIN2 directly powers the internal LDO. To prevent unsafe operation, VCC has a UVLO that prevents switching if the internal voltage is too low.

#### Bootstrap Voltage Regulator and Low Drop-out Operation

An external bootstrap capacitor between BOOT pin and SW pin powers the floating gate driver to high-side power MOSFET. The bootstrap capacitor voltage is charged from an integrated voltage regulator when high-side power MOSFET is off and low-side power MOSFET is on.

The UVLO of high-side MOSFET gate driver has rising threshold of 2.937V and hysteresis of 167mV. When the device operates with high duty cycle or extremely light load, bootstrap capacitor may be not recharged in considerable long time. The voltage at bootstrap capacitor is insufficient to drive high-side MOSFET fully on. When the voltage across bootstrap capacitor drops below 2.77V, BOOT UVLO occurs. The converter forces turning on low-side MOSFET periodically to refresh the voltage of bootstrap capacitor to guarantee the converter's operation over a wide duty range.

During the condition of ultra-low voltage difference from the input to the output, SCT2462 operates in Low Drop-Out LDO mode. High-side MOSFET remains turning on as long as the BOOT pin to SW pin voltage is higher than BOOT UVLO threshold 2.937V. When the voltage from BOOT to SW drops below 2.77V, the high-side MOSFET turns off and low-side MOSFET turns on to recharge bootstrap capacitor periodically in the following several switching cycles. Low-side MOSFET only turns on for 100ns in each refresh cycle to minimize the output voltage ripple. Low-side MOSFET may turn on for several times till the bootstrap voltage is charged to higher than 2.937V for high-side MOSFET working normally. The effective duty cycle of the converter during LDO operation can be approaching to 100%

During slowing power up and power down application, the output voltage can closely track the input voltage ramping down thanks to LDO operation mode. As the input voltage is reduced to near the output voltage, i.e. during slowing power-up and power-down application, the off-time of the high side MOSFET starts to approach the minimum value. Without LDO operation mode, beyond this point the switching may become erratic and/or the output voltage will fall out of regulation. To avoid this problem, the SCT2462 LDO mode automatically reduces the switching frequency to increase the effective duty cycle and maintain regulation.



Figure 17. LDO Operation Characteristic (Vout =5V)

#### **Over Current Limit and Hiccup Mode**

The inductor current is monitored during high-side MOSFET Q1 and low-side MOSFET Q2 on. The SCT2462 implements over current protection with cycle-by-cycle limiting high-side MOSFET peak current and low-side MOSFET valley current to avoid inductor current running away during unexpected overload or output hard short condition.

When overload or hard short happens, the converter cannot provide output current to satisfy loading requirement. The inductor current is clamped at over current limitation. Thus, the output voltage drops below regulated voltage with FB voltage less than internal reference voltage continuously. The internal COMP voltage ramps up to high clamp voltage 1.7V typical. When COMP voltage is clamped for 16 cycles of low side OC, the converter stops switching. After remaining OFF for 16.8ms, the device restarts from soft starting phase. If overload or hard short condition still exists during soft-start and make COMP voltage clamped at high, after soft start time and COMP still keep high for 16 cycles of low side OC, the device enters into turning-off mode again. When overload or hard short condition is removed, the device automatically recovers to enters normal regulating operation.

The hiccup protection mode above makes the average short circuit current to alleviate thermal issues and protect the regulator.

#### **Over voltage Protection**

The SCT2462 implements the Over-voltage Protection OVP circuitry to minimize output voltage overshoot during load transient, recovering from output fault condition or light load transient. The overvoltage comparator in OVP circuit compares the FB pin voltage to the internal reference voltage. When FB voltage exceeds 110% of internal 1.0V reference voltage, the high-side MOSFET turns off to avoid output voltage continue to increase. When the FB pin voltage falls below 105% of the 1.0V reference voltage, the high-side MOSFET can turn on again.

#### **Power Good**

The PGOOD pin is an open-drain output. A pull up resistor between the values of  $10K\Omega$  and  $100K\Omega$  to a voltage source that is 5V or less is recommended.

Once the FB pin is between 95% and 105% of the internal voltage reference the PGOOD pin is de-asserted and the pin floats with 2ms delay. The PGOOD pin is pulled low when the FB is lower than 90% or greater than 110% of the nominal internal reference voltage with 100us deglitching time. Also, the PWRGD is pulled low if Vin UVLO or thermal shutdown are asserted or the EN pin pulled low, Output voltage excursions that are shorter than 100us deglitching time do not trip the PGOOD flag.

#### **Thermal Shutdown**

The SCT2462 protects the device from the damage during excessive heat and power dissipation conditions. Once the junction temperature exceeds 175°C, the internal thermal sensor stops power MOSFETs switching. When the junction temperature falls below 150°C, the device restarts with internal soft start phase.

## **APPLICATION INFORMATION**

## **Typical Application**



Figure 18. SCT2462 Design Example, 5V Output with Adjustable UVLO

| Design Parameters                         | Example Value          |
|-------------------------------------------|------------------------|
| Input Voltage                             | 24V Normal 3.5V to 40V |
| Output Voltage                            | 5V                     |
| Maximum Output Current                    | 6A                     |
| Switching Frequency                       | 400 KHz                |
| Output voltage ripple (peak to peak)      | 6.2mV                  |
| Transient Response 1.5A to 4.5A load step | $\Delta$ Vout = 300mV  |
| Start Input Voltage (rising VIN)          | 5.7V                   |
| Stop Input Voltage (falling VIN)          | 3.42V                  |

#### **Design Parameters**

#### **Output Voltage**

The output voltage is set by an external resistor divider R5 and R6 in typical application schematic. Recommended R6 resistance is 24.9KΩ. Use equation 5 to calculate R5.

 $R_5 = \left(\frac{V_{OUT}}{V_{RFF}} - 1\right) * R_6$ 

where:

V<sub>REF</sub> is the feedback reference voltage, typical • 1V

| Vout  | R₅      | R <sub>6</sub> |
|-------|---------|----------------|
| 1.8 V | 19.6 KΩ | 24.9 KΩ        |
| 2.5 V | 37.4 KΩ | 24.9 KΩ        |
| 3.3 V | 57.6 KΩ | 24.9 KΩ        |
| 5 V   | 100 KΩ  | 24.9 ΚΩ        |
| 12 V  | 274 KΩ  | 24.9 KΩ        |

#### Switching Frequency

Higher switching frequencies support smaller profiles of output inductors and output capacitors, resulting in lower voltage and current ripples. However, the higher switching frequency causes extra switching loss, which downgrades converter's overall power efficiency and thermal performance. The 100ns minimum on-time limitation also restricts the selection of higher switching frequency. In this design, a moderate switching frequency of 500 kHz is selected to achieve both small solution size and high efficiency operation.

(6)

(5)

The resistor connected from RT/CLK to GND sets Table 2. RFsw Value for Common Switching Frequencies switching frequency of the converter. The resistor value required for a desired frequency can be calculated using equation 6, or determined from Figure 7.

(Room Temperature)

| Fsw      | R3 (RFSW) |
|----------|-----------|
| 200 KHz  | 500 ΚΩ    |
| 330 KHz  | 301 KΩ    |
| 500 KHz  | 200 ΚΩ    |
| 1100 KHz | 90.9 KΩ   |
| 2000 KHz | 50 ΚΩ     |

#### where:

fsw is the desired switching frequency •

 $R_3(\mathrm{K}\Omega) = \frac{100000}{\mathrm{fsw}\,(\mathrm{KHz}\,)}$ 

#### Under Voltage Lock-Out

An external voltage divider network of R1 from the input to EN pin and R2 from EN pin to the ground can set the input voltage's Under Voltage Lock-Out (UVLO) threshold. The UVLO has two thresholds, one for power up when the input voltage is rising and the other for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 5.7V (start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 3.42V (stop or disable). Use Equation 7 and Equation 8 to calculate the values 309 k $\Omega$  and 76.8 k $\Omega$  of R<sub>1</sub> and R<sub>2</sub> resistors.

$$R1 = \frac{V_{rise} \left(\frac{V_{ENF}}{V_{ENR}}\right) - V_{fall}}{I_1 \left(1 - \frac{V_{ENF}}{V_{ENR}}\right) + I_2}$$
(7)

$$R2 = \frac{R_3 \times V_{ENF}}{V_{fall} - V_{ENF} + R_3(I_1 + I_2)}$$
(8)

where:

- Vrise is rising threshold of Vin UVLO •
- V<sub>fall</sub> is falling threshold of Vin UVLO •

Table 1. R5, R6Value for Common Output Voltage (Room Temperature)

• I<sub>1</sub>=1.4uA, I<sub>2</sub>=5.6uA, V<sub>ENR</sub>=1.22V, V<sub>ENF</sub>=1.11V

#### **Inductor Selection**

There are several factors should be considered in selecting inductor such as inductance, saturation current, the RMS current and DC resistance(DCR). Larger inductance results in less inductor current ripple and therefore leads to lower output voltage ripple. However, the larger value inductor always corresponds to a bigger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance to use is to allow the inductor peak-to-peak ripple current to be approximately 20%~40% of the maximum output current.

The peak-to-peak ripple current in the inductor ILPP can be calculated as in Equation 9.

$$I_{LPP} = \frac{V_{OUT*}(V_{IN}-V_{OUT})}{V_{IN}*L*f_{SW}}$$

$$\tag{9}$$

Where

- ILPP is the inductor peak-to-peak current
- L is the inductance of inductor
- fsw is the switching frequency
- VOUT is the output voltage
- V<sub>IN</sub> is the input voltage

Since the inductor-current ripple increases with the input voltage, so the maximum input voltage in application is always used to calculate the minimum inductance required. Use Equation 10 to calculate the inductance value.

$$L_{MIN} = \frac{V_{OUT}}{f_{SW*LIR*I_{OUT}(max)}} * \left(1 - \frac{V_{OUT}}{V_{IN}(max)}\right)$$
(10)

Where

- L<sub>MIN</sub> is the minimum inductance required
- f<sub>sw</sub> is the switching frequency
- VOUT is the output voltage
- V<sub>IN(max)</sub> is the maximum input voltage
- IOUT(max) is the maximum DC load current
- LIR is coefficient of ILPP to IOUT

The total current flowing through the inductor is the inductor ripple current plus the output current. When selecting an inductor, choose its rated current especially the saturation current larger than its peak operation current and RMS current also not be exceeded. Therefore, the peak switching current of inductor, I<sub>LPEAK</sub> and I<sub>LRMS</sub> can be calculated as in equation 11 and equation 12.

$$I_{LPEAK} = I_{OUT} + \frac{I_{LPP}}{2} \tag{11}$$

$$I_{LRMS} = \sqrt{(I_{OUT})^2 + \frac{1}{12} * (I_{LPP})^2}$$
(12)

Where

- ILPEAK is the inductor peak current
- IOUT is the DC load current
- ILPP is the inductor peak-to-peak current
- ILRMS is the inductor RMS current

In overloading or load transient conditions, the inductor peak current can increase up to the switch current limit of the device which is typically 8A. The most conservative approach is to choose an inductor with a saturation current rating greater than 8A. Because of the maximum ILPEAK limited by device, the maximum output current that

the SCT2462 can deliver also depends on the inductor current ripple. Thus, the maximum desired output current also affects the selection of inductance. The smaller inductor results in larger inductor current ripple leading to a higher maximum output current.

For this design, use LIR=0.2 or 0.3, and the inductor value is calculated to be 5uH, the RMS inductor current is 6A and the peak inductor current is 7.2A. The chosen inductor is a WE 744325550, which has a saturation current rating of 12A and a RMS current rating of 10A. This also has a typical inductance of  $5.5\mu$ H at no load and  $4.7\mu$ H at 6A load. The inductor DCR is 10.3 m $\Omega$ .

#### **Input Capacitor Selection**

The input current to the step-down DCDC converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down DCDC converter while maintaining the DC input voltage. Use capacitors with low ESR for better performance. Ceramic capacitors with X5R or X7R dielectrics are usually suggested because of their low ESR and small temperature coefficients, and it is strongly recommended to use another lower value capacitor (e.g. 0.1uF) with small package size (0603) to filter high frequency switching noise. Place the small size capacitor as close to VIN and GND pins as possible.

The voltage rating of the input capacitor must be greater than the maximum input voltage. And the capacitor must also have a ripple current rating greater than the maximum input current ripple. The RMS current in the input capacitor can be calculated using Equation 13.

$$I_{\text{CINRMS}} = I_{\text{OUT}} * \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}}} * (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$
(13)

The worst case condition occurs at  $V_{IN}=2^*V_{OUT}$ , where:

$$I_{\text{CINRMS}} = 0.5 * I_{\text{OUT}} \tag{14}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

When selecting ceramic capacitors, it needs to consider the effective value of a capacitor decreasing as the DC bias voltage across a capacitor increases.

The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 15 and the maximum input voltage ripple occurs at 50% duty cycle.

$$\Delta V_{\rm IN} = \frac{I_{\rm OUT}}{f_{\rm SW} * C_{\rm IN}} * \frac{V_{\rm OUT}}{V_{\rm IN}} * (1 - \frac{V_{\rm OUT}}{V_{\rm IN}})$$
(15)

For this example, three 4.7µF, X7R ceramic capacitors rated for 50 V in parallel are used. And a 0.1 µF for high-frequency filtering capacitor is placed as close as possible to the device pins.

#### **Bootstrap Capacitor Selection**

A 0.1µF ceramic capacitor must be connected between BOOT pin and SW pin for proper operation. A ceramic capacitor with X5R or better grade dielectric is recommended. The capacitor should have a 10V or higher voltage rating.

#### **Output Capacitor Selection**

The selection of output capacitor will affect output voltage ripple in steady state and load transient performance.

The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance ESR of the output capacitors and the other is caused by the inductor current ripple charging and discharging the output capacitors. To achieve small output voltage ripple, choose a low-ESR output capacitor like ceramic capacitor. For ceramic capacitors, the capacitance dominates the output ripple. For simplification, the output voltage ripple can be estimated by Equation 16 desired.

 $\Delta V_{OUT} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{8 * f_{SW}^2 * L * C_{OUT} * V_{IN}}$ 

Where

- $\Delta V_{OUT}$  is the output voltage ripple
- fsw is the switching frequency
- L is the inductance of inductor
- COUT is the output capacitance
- V<sub>OUT</sub> is the output voltage
- V<sub>IN</sub>is the input voltage

Due to capacitor's degrading under DC bias, the bias voltage can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. Typically, two  $47\mu$ F ceramic output capacitors work for most applications.

| VOUT | R5      | R6      | FREQUENCY | RT      | L1    | COUT   |
|------|---------|---------|-----------|---------|-------|--------|
| 3.3V | 57.6 ΚΩ | 24.9 ΚΩ | 400KHz    | 249 ΚΩ  | 3.3uH | 4*22uF |
| 3.3V | 57.6 KΩ | 24.9 ΚΩ | 2100KHz   | 47.5 ΚΩ | 1uH   | 4*22uF |
| 5V   | 100 ΚΩ  | 24.9 ΚΩ | 400KHz    | 249 ΚΩ  | 4.7uH | 4*22uF |
| 5V   | 100 ΚΩ  | 24.9 ΚΩ | 2100KHz   | 47.5 ΚΩ | 1.5uH | 4*22uF |
| 12V  | 274 ΚΩ  | 24.9 ΚΩ | 400KHz    | 249 ΚΩ  | 10uH  | 6*22uF |
| 12V  | 274 ΚΩ  | 24.9 ΚΩ | 2100KHz   | 47.5 ΚΩ | 2.2uH | 4*22uF |

#### **Table 3: Typical External Component Values**

(16)

### **Application Waveforms**

Vin=24V, Vout=5V, unless otherwise noted



Figure 24. Over Current Release (hard short to 1A)

## **Application Waveforms**



Figure 24. Load Transient (0.6A-5.4A, 1.6A/us)



Figure 25. Load Transient (1.5A-4.5A, 1.6A/us)



Figure 26. Output Ripple (Iload=10mA)



Figure 28. Output Ripple (Iload=6A)



Figure 27. Output Ripple (Iload=1A)



Figure 29. Thermal, 12Vin, 5Vout, 6A

### Layout Guideline

Proper PCB layout is a critical for SCT2462's stable and efficient operation. The traces conducting fast switching currents or voltages are easy to interact with stray inductance and parasitic capacitance to generate noise and degrade performance. For better results, follow these guidelines as below:

1. Power grounding scheme is very critical because of carrying power, thermal, and glitch/bouncing noise associated with clock frequency. The thumb of rule is to make ground trace lowest impendence and power are distributed evenly on PCB. Sufficiently placing ground area will optimize thermal and not causing over heat area.

2. Place a low ESR ceramic capacitor as close to VIN pin and PGND as possible to reduce parasitic effect.

3. Output inductor should be placed close to the SW pin. The area of the PCB conductor minimized to prevent excessive capacitive coupling.

4. The RT/SYNC terminal is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace.

5. UVLO adjust and RT resistors and feedback components should connect to small signal ground which must return to the GND pin without any interleaving with power ground.



6. For achieving better thermal performance, a four-layer layout is strongly recommended.

Figure 30. PCB Layout Example

## **PACKAGE INFORMATION**



QFN-14L(3.5\*4) Package Outline Dimensions

|                       |     | SYMBOL    | MIN                                                                                                                                     | NOM  | MAX |
|-----------------------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| TOTAL THICKNESS       |     | A         | 0.7                                                                                                                                     | 0.75 | 0.8 |
| STAND OFF             | A1  | 0         | 0.02                                                                                                                                    | 0.05 |     |
| MOLD THICKNESS        | A2  |           | 0.55                                                                                                                                    |      |     |
| L/F THICKNESS         | A3  | 0.203 REF |                                                                                                                                         |      |     |
|                       | ь   | 0.2       | 0.25                                                                                                                                    | 0.3  |     |
| LEAD WIDTH            | b1  | 0.35      | 0.4                                                                                                                                     | 0.45 |     |
| LEAD WIDTH            | b2  | 0.25      | 0.3                                                                                                                                     | 0.35 |     |
|                       | Ē   |           |                                                                                                                                         | 0.35 | 0.4 |
| BODY SIZE             | х   | D         | 4 BSC<br>3.5 BSC                                                                                                                        |      |     |
| 5051 SIZE             | Ϋ́  | E         |                                                                                                                                         |      |     |
|                       | e   | 0.55 BSC  |                                                                                                                                         |      |     |
|                       |     | e1        | 0.5 BSC                                                                                                                                 |      |     |
| LEAD PITCH            | e2  | 1.075 BSC |                                                                                                                                         |      |     |
|                       |     | e3        | 1.15 BSC                                                                                                                                |      |     |
|                       |     | e4        | 0.525 BSC                                                                                                                               |      |     |
| LEAD CENTER TO PKG CE | e5  | 0.625 BSC |                                                                                                                                         |      |     |
|                       |     | L         | 0.4                                                                                                                                     | 0.5  | 0.6 |
|                       |     | L1        | 0.7                                                                                                                                     | 0.8  | 0.9 |
| LEAD LENGTH           |     | L2        | 2.1         2.2         2.3           0.5         0.6         0.7                                                                       |      |     |
|                       |     | L3        |                                                                                                                                         |      |     |
|                       |     | L4        | 0.3 0.35<br>4 BSC<br>3.5 BSC<br>0.55 BSC<br>0.5 BSC<br>1.075 BSC<br>1.15 BSC<br>0.525 BSC<br>0.625 BSC<br>0.4 0.5<br>0.7 0.8<br>2.1 2.2 | 0.8  |     |
| LEAD EDGE TO PKG EDGE |     | L5        | 0.4 REF                                                                                                                                 |      |     |
| PACKAGE EDGE TOLERAN  | CE  | aaa       | 0.1                                                                                                                                     |      |     |
| MOLD FLATNESS         | ccc | 0.1       |                                                                                                                                         |      |     |
| COPLANARITY           | eee | 0.08      |                                                                                                                                         |      |     |
| LEAD OFFSET           |     | bbb       | 0.1                                                                                                                                     |      |     |
|                       |     | ddd       | 0.05                                                                                                                                    |      |     |
|                       |     |           |                                                                                                                                         |      |     |
|                       |     |           |                                                                                                                                         |      |     |
|                       |     |           |                                                                                                                                         |      |     |
|                       |     |           |                                                                                                                                         |      |     |

#### NOTE:

- Drawing proposed to be made a JEDEC package outline MO-220 variation. 1.
- 2.
- Drawing not to scale. All linear dimensions are in millimeters. 3.
- Contact PCB board fabrication for minimum solder mask web tolerances between the pins. 4.

## TAPE AND REEL INFORMATION

| Orderable Device | Package Type  | Pins | SPQ  |
|------------------|---------------|------|------|
| SCT2460FNAR      | QFN 3.5mmx4mm | 14   | 5000 |