# 60V Input, 100mA Output Current, Low Quiescent Current LDO #### **FEATURES** - Qualified for Automotive Applications - AEC-Q100 Qualified with the Following Results: - - Device Temperature Grade 1: -40°C to 125°C - Wide Input Range: 3V-60V - Maximum Output Current: 100mA - Adjustable Voltage: 1.2V-30V - Output Voltage Accuracy: - > T<sub>J</sub>= 25°C : ±1% - ➤ T<sub>J</sub>= -40°C ~ 125°C : ±2% - Low Quiescent Current: 4 uA - Ultra-Low Shutdown Current: 0.23uA - Low Dropout Voltage : - 60mV at 20mA load current - > 340mV at 100mA load current - 720us Internal Soft-start Time - Integrated Short-Circuit Protection with OCFB (Over Current Fold-back) Feature - Enable pin is available - Over-Temperature Protection - Active Output Discharge - Available Package: eMSOP3x3-8 # APPLICATIONS - Emergency Call (eCall) - Battery Management System (BMS) - On-Board Charger (OBC) and wireless charger - DC/DC converter #### **DESCRIPTION** The SCT71601Q product is a low-dropout linear regulator designed to operate with a wide input-voltage range from 3 V to 60 V and 100mA output current with Enable control(EN) and an integrated open-drain, active-high, power-good output (PG) with a user programmable delay. Only 4-µA typical quiescent current at light load makes the SCT71601Q product ideal choices for portable devices with battery power supply and an optimal solution for powering microcontrollers (MCUs) and CAN/LIN transceivers in always-on systems. The SCT71601Q product integrated short-circuit and overcurrent protection with OCFB (Over Current Foldback) feature, which makes the device more reliable during transient high-load current faults or shorting events. The SCT71601Q product could adjust output voltage version with 1.2V feedback voltage and have active output discharge. The SCT71601Q product is available in eMSOP3x3-8 packages, for other package options, please contact SCT sales. #### TYPICAL APPLICATION 1 # **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Revision 0.8: Sampling. # **DEVICE ORDER INFORMATION** | Orderable Device | Output<br>Voltage | Package | Package<br>Marking | PINS | MSL | Transport Media,<br>Quantity | |------------------|-------------------|------------|--------------------|------|-----|------------------------------| | SCT71601A00QMTER | Adjust | eMSOP3x3-8 | 1A00Q | 8 | TBD | Tape & Reel, 4000 | | SCT71601F50QMTER | Fixed 5.0V | eMSOP3x3-8 | 1F50Q | 8 | TBD | Tape & Reel, 4000 | | SCT71601F33QMTER | Fixed 3.3V | eMSOP3x3-8 | 1F33Q | 8 | TBD | Tape & Reel, 4000 | 2 For more information <a href="www.silicontent.com">www.silicontent.com</a> © 2024 Silicon Content Technology Co., Ltd. All Rights Reserved Product Folder Links: SCT71601Q Series # **PIN CONFIGURATION** #### SCT71601A00QMTER SCT71601FxxQMTER eMSOP3x3-8 Package eMSOP3x3-8 Package ### **PIN FUNCTIONS** # eMSOP3x3-8/SCT71601A00Q: | NAME | NAME | PIN FUNCTION | |------|-------------|-------------------------------------------------------------------------------------| | 1 | VOUT | Regulated output voltage pin | | 2 | FB | Feedback voltage pin | | 3 | PG | Power-good pin | | 4 | GND | Ground reference pin. | | 5 | EN | Enable input pin | | 6 | NC | No connection | | 7 | DELAY | Programmable Power-Good Delay Time. | | 8 | VIN | Input voltage pin | | 9 | Thermal Pad | Connect the thermal pad to a large area GND plane for improved thermal performance. | # eMSOP3x3-8/SCT71601FxxQ: | NAME | NAME | PIN FUNCTION | |------|-------------|-------------------------------------------------------------------------------------| | 1 | VOUT | Regulated output voltage pin | | 2 | NC | No connection | | 3 | PG | Power-good pin | | 4 | GND | Ground reference pin. | | 5 | EN | Enable input pin | | 6 | NC | No connection | | 7 | DELAY | Programmable Power-Good Delay Time. | | 8 | VIN | Input voltage pin | | 9 | Thermal Pad | Connect the thermal pad to a large area GND plane for improved thermal performance. | For more information <u>www.silicontent.com</u> © 2024 Silicon Content Technology Co., Ltd. All Rights Reserved #### RECOMMENDED OPERATING CONDITIONS Over operating free-air temperature range unless otherwise noted | PARAMETER | DEFINITION | MIN | MAX | UNIT | |-----------------|-------------------------------------|-------|-----|------| | Vin | Input voltage range | 3 | 60 | V | | Vout | Output voltage range | 1.2 | 30 | V | | V <sub>EN</sub> | Enable input voltage | 0 | VIN | V | | $V_{PG}$ | Power-good pin voltage | 0 | 6 | V | | DELAY | Programmable Power-Good Delay Time. | 0 | 6 | V | | Cin | Input capacitor | 2.2 | | uF | | Соит | Output capacitor | 2.2 | 220 | uF | | ESR | Output capacitor ESR requirements | 0.001 | 5 | Ω | | TJ | Operating junction temperature | -40 | 125 | °C | ## ABSOLUTE MAXIMUM RATINGS Over operating free-air temperature range unless otherwise noted (1) | PARAMETER | DEFINITION | MIN | MAX | UNIT | |-------------------------------|------------------------------|------|-----|------| | V <sub>IN</sub> | Maximum input voltage range | -0.3 | 70 | V | | Vout | Maximum output voltage range | -0.3 | 35 | V | | V <sub>EN</sub> | Maximum enable input voltage | -0.3 | VIN | V | | T <sub>J</sub> <sup>(2)</sup> | Junction temperature range | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions. #### **ESD RATINGS** | PARAMETER | DEFINITION | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------------------------|-----|-----|------| | V <sub>ESD</sub> | Human Body Model(HBM), per ANSI-JEDEC-JS-001-2014 specification, all pins <sup>(1)</sup> | -3 | +3 | kV | | | Charged Device Model(CDM), per ANSI-JEDEC-JS-002-2014 specification, all pins <sup>(2)</sup> | -1 | +1 | kV | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Product Folder Links: SCT71601Q Series <sup>(2)</sup> The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. #### THERMAL INFORMATION The value of $R_{\theta JA}$ and $R_{\theta JC}$ given in this table is only valid for comparison with other packages and cannot be used for design purposes. Because they were simulated in accordance with JESD 51-7. They do not represent the performance obtained in an actual application. For design information see Power Dissipation and Thermal Performance section. The value of R<sub>0JA\_EVM</sub> is the tested results based on our EVM, and is more useful for thermal design. Even if it still do not represent the thermal performance of customer's PCB design, but it was a good starting point for thermal performance design. The PCB information of our EVM: 4-layer,1oz Cu (inner 0.5oz Cu), 50mm x 30mm size. The values given in this table are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB), thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the device. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual values of the below table. | PARAMETER | THERMAL METRIC | eMSOP3x3-8 | UNIT | |--------------------------------------|----------------------------------------------|------------|------| | R <sub>0</sub> JA (1) | Junction to ambient thermal resistance | 54.14 | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 10.57 | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 19.28 | °C/W | | R <sub>0</sub> JCtop (2) | Junction to case thermal resistance | 31.57 | | | R <sub>0</sub> JA_EVM <sup>(3)</sup> | junction to ambient thermal resistance | 36.08 | | - (1) $R_{\theta JA}$ is junction to ambient thermal resistance, based on JESD51-7. - (2) $R_{\theta JC}$ is junction to case thermal resistance, based on JESD51-7. - (3) $R_{\theta JA EVM}$ is junction to ambient thermal resistance, which is tested on SCT EVM. For more information $\underline{\text{www.silicontent.com}}$ © 2024 Silicon Content Technology Co., Ltd. All Rights Reserved # **ELECTRICAL CHARACTERISTICS** $V_{\text{IN}}=V_{\text{OUT}}+1V$ , $C_{\text{OUT}}=10u\text{F}$ , $T_{\text{J}}=-40^{\circ}\text{C}\sim125^{\circ}\text{C}$ , typical value is tested under 25°C. | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------|--------------------------------------------------------------------------------------------|-------|------|-------|------| | Power Sup | ply | | | | | | | Vin | Operating input voltage | | 3 | | 60 | V | | \/ | V <sub>IN</sub> UVLO Threshold | V <sub>IN</sub> rising | | 2.8 | | V | | V <sub>UVLO</sub> | Hysteresis | | | 260 | | mV | | | Chutdown comment from VINI nin | EN=0, V <sub>IN</sub> =4.3V | | 0.23 | 0.65 | μA | | ISHDN | Shutdown current from VIN pin | EN=0, V <sub>IN</sub> =48V | | 1.6 | 3.5 | μA | | | | EN float, no load, V <sub>IN</sub> =4.3V,<br>T <sub>J</sub> = 25°C | | 4 | 6 | μΑ | | | | EN float, no load, V <sub>IN</sub> =4.3V,<br>T <sub>J</sub> = -40°C~125°C | | | 8.5 | μΑ | | Iq | Quiescent current from GND pin | EN float, no load, V <sub>IN</sub> =60V,<br>T <sub>J</sub> = 25°C | | 6.5 | 10 | μΑ | | IQ | Quiescent current nom GND pin | EN float, no load, V <sub>IN</sub> =60V,<br>T <sub>J</sub> = -40°C~125°C | | | 14 | μΑ | | | | EN float, no load, V <sub>IN</sub> =4.3V,<br>T <sub>J</sub> = 25°C, (Fixed Output Version) | | 4.2 | | μΑ | | | | EN float, no load, V <sub>IN</sub> =60V,<br>T <sub>J</sub> = 25°C, (Fixed Output Version) | | 5.7 | | μΑ | | Regulated | Output Voltage and Current | | | | | | | V <sub>О</sub> UТ | Output voltage accuracy | T <sub>J</sub> = 25°C | -1% | | 1% | | | | | T <sub>J</sub> = -40°C~125°C | -2% | | 2% | | | VFB | Feedback voltage accuracy | T <sub>J</sub> = 25°C | 1.188 | 1.2 | 1.212 | V | | | | T <sub>J</sub> = -40°C~125°C | 1.176 | | 1.224 | V | | $\Delta V_OUT$ | Line regulation | V <sub>IN</sub> =V <sub>OUT</sub> +1V to 60V | | 1 | 55 | mV | | Δ <b>v</b> 001 | Load regulation | Iout=10uA to 100mA | | 9 | 33 | mV | | V <sub>DROP</sub> | Dropout voltage <sup>(1)</sup> | V <sub>IN</sub> =V <sub>OUT</sub> -0.1V ,lout =20mA | | 60 | | mV | | VDROP | Dropout voltage. | V <sub>IN</sub> =V <sub>OUT</sub> -0.1V ,lout =100mA | | 340 | | mV | | I <sub>OUT</sub> | Output current | V <sub>OUT</sub> in regulation | 0 | | 100 | mA | | loc | Output current limit | | | 200 | | mA | | locfb | Over Current Fold-back | | | 100 | | mA | | | | V <sub>OUT</sub> =1.8V, lout=10mA , f=1kHz,<br>C <sub>OUT</sub> =10μF | | 73 | | dB | | PSRR | Power supply rejection ratio <sup>(2)</sup> | V <sub>OUT</sub> =1.8V, lout=10mA , f=10kHz,<br>C <sub>OUT</sub> =10μF | | 59 | | dB | | | | V <sub>OUT</sub> =1.8V, lout=10mA , f=100kHz,<br>C <sub>OUT</sub> =10μF | | 51 | | dB | | Enable and | l Soft-startup | | | | | | | $V_{\text{EN\_H}}$ | Enable high threshold | | | 1.2 | | V | | V <sub>EN_L</sub> | Enable low threshold | | | 1.0 | | V | | V <sub>EN_Hys</sub> | Enable threshold hysteresis | | | 200 | | mV | | I <sub>EN_0V</sub> | Enable pin pull-up current | EN=0V | | 0.2 | | μA | | Tss | Soft-start time | | | 720 | | us | | Over Voltag | ge Protection | | | | | | | OVPH | overshoot of Vout when discharge occur | | | 115% | | | Product Folder Links: SCT71601Q Series | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------------|-----------------------------------------------------------------------|-----|------|-----|------| | OVPL | overshoot of Vout when discharge disappear | | | 110% | | | | $OVP_{Hys}$ | overshoot of Vout hysteresis | | | 5% | | | | Power Goo | d | | | | | | | V <sub>PG_R</sub> | PG rising threshold percentage | V <sub>OUT</sub> /V <sub>OUT(NOM)</sub> ,when V <sub>OUT</sub> rising | | 90% | | | | V <sub>PG_F</sub> | PG falling threshold percentage | Vout/Vout(NOM), when Vout fallin | | 87% | | | | V <sub>HYS</sub> | PG trip hysteresis | | | 3% | | | | V <sub>PG_LOW</sub> | PG output low voltage | Vout=0.8xVout(NOM),PG sink 100uA | | 76 | | mV | | R <sub>GR</sub> | PG pull down resistor | R <sub>GR</sub> = VPG_LOW /0.1mA | | 150 | | Ω | | I <sub>PG_LKG</sub> | PG leakage current | Vout(NOM), Vout in regulation | | | 0.2 | uA | | I <sub>PGDL</sub> | PGDL charging current <sup>(3)</sup> | | | 1.6 | | uA | | Thermal Pr | otection | | | | | | | T <sub>SD</sub> | Thermal shutdown threshold <sup>(4)</sup> | T <sub>J</sub> rising | | 170 | | °C | | . 00 | | Hysteresis | | 15 | | °C | <sup>(1)</sup> The dropout voltage is defined as $V_{IN}$ - $V_{OUT}$ , when force $V_{IN}$ is 100mV below the value of $V_{OUT}$ for $V_{IN}$ = $V_{OUT(NOM)}$ +1V. <sup>(2)</sup> PSRR is derived from bench characterization, not production test. <sup>(3)</sup> I<sub>PGDL</sub> will have updated to 1uA when this product has released to production. <sup>(4)</sup> Thermal shutdown threshold is derived from bench characterization, not production test. ### TYPICAL CHARACTERISTICS Figure 1. Quiescent Current vs Output Current Figure 3. Output Voltage vs Input Voltage Figure 5. Output Voltage vs Output Current Figure 2. Quiescent Current vs Input Voltage, No load Figure 4. Dropout Voltage vs Output Current # **TYPICAL CHARACTERISTICS (continued)** Figure 6. PSRR vs Frequency VOUT=3.3V,Cf=10pF,COUT=10uF,IOUT=10mA Figure 7. PSRR vs Frequency VIN=12V,VOUT=3.3V,Cf=10pF,IOUT=10mA # **TYPICAL CHARACTERISTICS (continued)** Figure 8. PSRR vs Frequency VIN=12V, Cf=10pF,COUT=10uF,IOUT=10mA Figure 9. PSRR vs Frequency VIN=12V,VOUT=3.3V,Cf=10pF,COUT=10uF # **FUNCTIONAL BLOCK DIAGRAM** Figure 10. Functional Block Diagram of Adjust Output Version #### **OPERATION** #### Overview The SCT71601Q series products are 100mA wide input voltage range linear regulators with very low quiescent current. These voltage regulators operate from 3V to 60V DC input voltage and consume 4μA quiescent current at no load. The SCT71601Q series products is stable with 3.3uF~220uF output capacitors, and 10uF ceramic capacitor is recommended. An internal 720us soft-start time avoids large inrush current and output voltage overshoot during startup. The SCT71601Q series products also provide enable control, Power-Good feature and programmable Power-Good delay time which is very suitable for the applications needing sequence configuration. Other protection features include the VIN input under-voltage lockout, over current protection, output hard short protection and thermal shutdown protection. The SCT71601Q series products provide adjustable output version from 1.2V to 30V. If you need a new output voltage version or a new package option, please feel free to contact SCT sales. #### **Enable and Under Voltage Lockout Threshold** The SCT71601Q series products is enabled when the VIN pin voltage rises above 2.8V and the EN pin voltage exceeds the enable threshold $V_{EN\_H}$ . The device is disabled when the VIN pin voltage falls below 2.8V or when the EN pin voltage is below $V_{EN\_L}$ . Internal pull up current source to EN pin allows the device enable when EN pin floats. For a higher system UVLO threshold, connect an external resistor divider (R1 and R2) from VIN to GND shown in Figure 11. The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2 respectively. $$VIN_{rise} = V_{EN\_H} * \frac{R1 + R2}{R2} \tag{1}$$ $$VIN_{hys} = (V_{EN_{-}H} - V_{EN_{L}}) * \frac{R1 + R2}{R2}$$ (2) Where VIN<sub>rise</sub>: Vin rise threshold to enable the device VIN<sub>hys</sub>: Vin hysteresis threshold I<sub>1</sub>=0.2uA and could be neglected in the calculation V<sub>EN\_L</sub>=1.0V Figure 11. System UVLO by enable divide #### **Regulated Output Voltage** When the input voltage is higher than $V_{\text{OUT(NOM)}}+V_{\text{DROP}}$ , output pin is the regulated output based on the required voltage version. When the input voltage falls below $V_{\text{OUT(NOM)}}+V_{\text{DROP}}$ , output pin tracks the input voltage minus the dropout voltage based on the load current. When the input voltage drops below UVLO threshold, the output keeps shut off. #### **Over Current Limit and Foldback Current Limit** The SCT71601Q series products has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is 200mA when VIN<VIN\_HIGH, but SCT71601Q supplies a fold-back current limit 100mA when VIN> VIN HIGH. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the regulator begins to heat up because of the increase in power dissipation. If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition persists, the device cycles between current limit and thermal shutdown. With the over current VIN\_HIGH Control feature, the SCT71601Q series products would be more robust and safer when over current faults and shorting events occur. But it also requires the maximum loading current should be smaller than lsc during startup. The characteristic is shown in the following figure. Figure 12. Current Limit with Foldback Feature #### Internal Soft-Start The SCT71601Q series products integrates an internal soft-start circuit that ramps the reference voltage from zero volts to 1.2V reference voltage in 720us. If the EN pin is pulled below 1V, LDO will be shut off and the internal soft-start resets. The soft-start also resets during shutdown due to thermal overloading. Below figure shows the startup waveform at small output capacitor and large output capacitor. When output capacitor is small, for example 10uF, the slope of VOUT is limit by soft-start. When output capacitor is large, for example 100uF, the slope of VOUT is limited by current limit (I<sub>OC</sub>) at VIN VIN\_HIGH, and the slope of VOUT is limited by current limit (I<sub>OCFB</sub>), when VIN> VIN\_HIGH. In SCT71601Q series products, typical Tss is 720us, and typical Ioc is 200mA and typical IocFB is 100mA, could use the following formula for initial startup time calculation. $Tstart = \max\left\{\frac{c_{OUT} \times v_{OUT}}{(I_{SC} - I_{load})}, T_{SS}\right\}$ (3) Figure 13. Soft-start Waveform vs Output Capacitor For more information www.silicontent.com © 2024 Silicon Content Technology Co., Ltd. All Rights Reserved #### **Power-Good and Power-Good Delay** The power-good (PG) pin is an open-drain output and can be connected to any 6V or lower rail through an external pull-up resistor. The PG output is high-impedance when VOUT is greater than the PG trip threshold ( $V_{PG_R}=90\% \times V_{OUT(NOM)}$ ). If VOUT drops below $V_{PG_F}=87\% \times V_{OUT(NOM)}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND. If the power-good delay time is not enough for some application, could connect a external capacitor from DELAY pin to GND, this capacitor is charged from 0 V to 1.2 V by the DELAY pin current( $I_{DELAY}$ ) and generate extra delay time. When CDELAY is used, the PG output is high-impedance when VOUT exceeds VIT, and VDELAY exceeds VREF. The power-good delay time can be calculated using: tDELAY = (CDELAY × VREF)/IDELAY. For example, when CDELAY = 10 nF, the PG delay time is approximately 12 ms; that is, (10 nF × 1.2V) / 1 $\mu$ A = 12 ms. To ensure proper operation of the power-good feature, maintain VIN≥ 3V (VIN\_MIN). It allows connections of PG pin to circuit with the same or different power supply voltage to the LDO's VOUT level. Below are the connections examples. Figure 14. PG Connected to LDO's Ouput Figure 15. PG Connected to the other Power Supply Below figure shows the startup and shutdown situation when slow power up and power down. At the point 0, the input voltage starts to rise from 0 to 2.8 V, LDO is in shutdown (because VIN is below its UVLO threshold) and output voltage is 0V. At the point 1, the VIN voltage reaches UVLO threshold level and LDO starts charging of output capacitor. VOUT rising speed is defined by internal soft-start function. At the point 2, the VOUT voltage reaches almost the VIN voltage as it rises faster and LDO gets into dropout region. The difference between VIN and VOUT is the dropout voltage. At the point 3, the VOUT reaches PG threshold ( $V_{PG_R}$ =90% x $V_{OUT(NOM)}$ ) and from this point LDO counts the power good delay time. After this delay, the PG pin rises to high level showing that VOUT is ok. At the point 4, the VOUT reaches its nominal value (5.0V version) as the VIN starts to be higher than ( $V_{OUT(NOM)} + V_{DROP}$ ) and LDO gets into regulation region. At the point 5, as the VIN voltage slow power down and LDO returns to dropout region again. At the point 6, the VOUT drops below PG threshold ( $V_{PG_F}$ =87% x $V_{OUT(NOM)}$ ) and LDO starts counting the power good deglitch time, which filters fast VOUT undershoots (caused for example by line/load transient responses). After this delay, the PG output is shorted to 0 V level to highlight "power fail" state. At the point 7, the VIN voltage is lower than input voltage UVLO threshold minus UVLO hysteresis level and LDO goes into the shutdown state. Figure 16. Startup and Shutdown Example —SCT71601Q Series #### **Thermal Shutdown** This device incorporates a thermal shutdown ( $T_{SD}$ ) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the $T_{SD}$ trip point. The junction temperature exceeding the $T_{SD}$ trip point causes the output to turn off. When the junction temperature falls below the $T_{SD}$ trip point minus thermal shutdown hysteresis, the output turns on again. ### APPLICATION INFORMATION ### Typical application 1: Figure 17. SCT71601Q Typical Application Schematic **Design Parameters** | Design Parameters | Example Value | |------------------------------------------|-------------------------------| | Input Voltage | 12V Normal, 3V~60V | | Output Voltage | 5V or 1.2V~30V | | Maximum Output Current | 100mA | | Output Capacitor Range (C <sub>2</sub> ) | 2.2uF~220uF , recommends 10uF | | Input Capacitor Range (C <sub>1</sub> ) | ≥2.2uF , recommends 10uF | | Pull-up resistor of power-good (R3) | >100kΩ | # **Typical application 2:** Figure 18. SCT71601Q Typical Application Schematic with Reverse Polarity Diode | Design Parameters | | | | | |-------------------------------|-------------------------------|--|--|--| | Design Parameters | Example Value | | | | | Input Voltage | 12V Normal, 3V~60V | | | | | Output Voltage | 5V or 1.2V~30V | | | | | Maximum Output Current | 100mA | | | | | Output Capacitor Range (Cout) | 2.2uF~220uF , recommends 10uF | | | | | Input Capacitor Range (Civ.) | >2 2uF_recommends 10uF | | | | In some applications, the VIN and the VOUT potential might be reversed, possibly resulting in circuit internal damage or damage to the elements. For example, the accumulated charge in the output pin capacitor flowing backward from the VOUT to the VIN when the VIN shorts to the GND. In order to minimize the damage in such case, use a capacitor with a capacitance less than 220µF. Also by inserting a reverse polarity diode in series to the VIN, it can prevent reverse current from reverse battery connection or the case, when the point A is short-circuited GND. If there may be any possible case point B is short-circuited to GND, we also recommend using a bypass diode between the VIN and the VOUT. #### Typical application 3: Figure 19. SCT71601Q Typical Application Schematic with Large Output Capacitor | Design Paramete | <b>#13</b> | |---------------------|------------| | gn Parameters Examp | ple | | Design Parameters | Example Value | |------------------------------------------|------------------------------| | Input Voltage | 12V Normal, 3V~60V | | Output Voltage | 5V or 1.2V~30V | | Maximum Output Current | 100mA | | Output Capacitor Range (Couts and ESR) | 2.2uF~220uF with ESR=0.5Ω~5Ω | | Output Capacitor Range (Cout2) | recommends 10uF with low ESR | | Input Capacitor Range (C <sub>IN</sub> ) | ≥2.2uF , recommends 10uF | #### **Output Voltage** The output voltage is set by an external resistor divider R1 and R2 in typical application schematic. Recommended R2 resistance is $100k\Omega$ . Use equation 4 to calculate R1. $$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) * R_2 \tag{4}$$ where: V<sub>REF</sub> is the feedback reference voltage, typical 1.2V Table 1: Compensation Values for Typical Output Voltage/Capacitor Combinations | Vout/V | COUT/uF | Cf/pF | R1/kΩ | R2/kΩ | COUT1/uF<br>(optional) | ESR/Ω | |--------|---------|-------|-------|-------|------------------------|-------| | 1.8 | 10 | 33 | 51.1 | 100 | 220 | 1 | | 2.5 | 10 | 33 | 107 | 100 | 220 | 1 | | 3.3 | 10 | 33 | 174 | 100 | 220 | 1 | | 5 | 10 | 33 | 316 | 100 | 220 | 1 | | 12 | 10 | 33 | 909 | 100 | 220 | 1 | #### **Input Capacitor and Output Capacitor** SCT recommends adding a $2.2\mu F$ or greater capacitor with a $0.1\mu F$ bypass capacitor in parallel at VIN pin to keep the input voltage stable. Aluminum electrolytic capacitor or other capacitor with high capacitance is suggested for the system power with large voltage spike. The voltage rating of the capacitors must be greater than the maximum input voltage To ensure loop stability, the SCT71601Q product requires an output capacitor with a minimum effective capacitance value of $2.2\mu F$ . And the product could support output capacitor range from $2.2\mu F$ to $220\mu F$ and with an ESR range between $0.001\Omega$ and $5\Omega$ . SCT recommends selecting a X5R- or X7R-type $4.7\mu F$ 10 $\mu F$ 10 ceramic capacitor with low ESR over temperature range to improve the load transient response. When using large output capacitor with higher ESR resistor, for example 100 $\mu$ output electrolytic capacitor with 10 ESR resistor in the application, SCT recommends adding extra 10 $\mu$ low ESR output capacitor parallel connection with the large electrolytic capacitor, this will eliminate the undershoot/overshoot voltage caused by the large ESR resistor and get better load transient performance. Product Folder Links: SCT71601Q Series Figure 20. SCT71601Q Feed Forward Capacitors recommend(R2=100kΩ,VOUT=1.8V) Figure 21. SCT71601Q Feed Forward Capacitors recommend(R2=10kΩ,VOUT=1.8V) Figure 22. SCT71601Q Stability VS Output Capacitor #### **Power Dissipation and Thermal Performance** Power dissipation caused by voltage drop across the LDO and by the output current flowing through the device needs to be dissipated out from the chip. The maximum junction temperature is dependent on power dissipation, package, the PCB layout, number of used Cu layers, Cu layers thickness and the ambient temperature. During normal operation, LDO junction temperature should not exceed 150°C, or else it may result in deterioration of the properties of the chip. Using below equations to calculate the power dissipation and estimate the junction temperature. The power dissipation can be calculated using Equation 5. Because IGND « IOUT, the term VIN X IGND in Equation 5 could be ignored. $$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$ (5) The junction temperature can be estimated using Equation 6. Reja EVM is the junction-to-ambient thermal resistance based on customer's PCB. Verify the application and allow sufficient margins in the thermal design by the following method is used to calculate the junction temperature T<sub>J</sub>. $$T_J = T_A + P_D \times R_{\theta JA\_EVM} \tag{6}$$ Reja Evm is a critical parameter and depends on many factors such as the following: - Power dissipation - Air temperature/flow - PCB area - Copper heat-sink area - · Number of thermal vias under the package - · Adjacent component placement For the SCT71601Q product, the maximum allowable power dissipation of different packages was listed in the following table, and the test results are based on our EVM board, larger power dissipation will trigger thermal shutdown protection. As a result, we could calculate the R<sub>0JA EVM</sub> of different packages. The following table is just for your reference based on our EVM test, please leave enough margin when you design thermal performance. The PCB information of our EVM: 4-layer, 11oz Cu (inner 0.5oz Cu), 50mm x 30mm size. #### Thermal Performance of Different Packages Based on EVM Test | Package Max Allowable PD (W) (Not Trigger TSD,VOUT=5V) | | Max Allowable PD (W)<br>(TJ≤125℃) | R <sub>0JA_EVM</sub> (°C/W) | | |--------------------------------------------------------|-------|-----------------------------------|-----------------------------|--| | eMSOP3X3-8 | 4.019 | 2.772 | 36.08 | | # THERMAL CHARACTERISTICS Figure 23. Maximum Output Current vs Input Voltage, VOUT=5V of eMSOP3X3-8 , $T_J \le TSD_R$ Figure 24. Maximum Output Current vs Input Voltage, VOUT=3.3V of eMSOP3X3-8 , $T_J \le TSD_R$ Figure 25. Maximum Allowed Power Dissipation vs Ambient Temperature, eMSOP3X3-8,TJ $\leq$ 125 $^{\circ}$ C Figure 26. Maximum Output Current vs Input Voltage, eMSOP3X3-8,TJ ≤ 125°C #### **Application Waveforms** Vin=Vout +1V, unless otherwise noted Figure 27. Power up (Iload=10mA) Figure 28. Power down (Iload=10mA) Figure 29. Slow Power up (Iload=10mA) Figure 30. Slow Power down (Iload=10mA) Figure 31. DC-DC Load Transient Figure 32. DC-DC Load Transient (25mA-75mA), V<sub>OUT</sub>=5V (10mA-90mA), VOUT=5V # **Application Waveforms(Continued)** Vin=Vout +1V, unless otherwise noted Figure 33. Enable (Iload=50mA) Figure 34. Disable (Iload=50mA) Figure 35. Enter Short Circuit Protection Figure 36. Exit Short Circuit Protection Figure 37. Enter Over Temperature Protection(Vin=48V) Figure 38. Exit Over Temperature Protection(Vin=48V) #### **Layout Guideline** Proper PCB layout is a critical for SCT71601Q's stability, transient performance and good regulation characteristics. For better results, follow these guidelines as below: - 1. Both input capacitors and output capacitors must be placed as close to the device pins as possible. - 2. It is recommended to bypass the input pin to ground with a $0.1\mu\text{F}$ bypass capacitor. The loop area formed by the bypass capacitor connection, $V_{\text{IN}}$ pin and the GND pin of the system must be as small as possible. - 3. It is recommended to use wide trace lengths or thick copper weight to minimize I×R drop and heat dissipation. - 4. To improve the thermal performance of the device, and maximize the current output at high ambient temperature, SCT recommends spreading the copper under the thermal pad as far as possible and placing enough thermal vias on the copper under the thermal pad. - 5. If using large electrolytic capacitor with high ESR resistor, SCT recommends adding a 10uF low ESR capacitor parallel connection with the large electrolytic capacitor. Figure 39. PCB Layout Example SCT71601A00QMTER Figure 40. PCB Layout Example SCT71601FxxQMTER ### PACKAGE INFORMATION #### PACKAGE OUTLINE DRAWING FOR MSOP8L-EP POD-0050 Revision 0.0 TDFN3x3-8 Package Outline Dimensions #### NOTE: - 1. Drawing proposed to be made a JEDEC package outline MO-220 variation. - 2. Drawing not to scale. - 3. All linear dimensions are in millimeters. - 4. Thermal pad shall be soldered on the board. - 5. Dimensions of exposed pad on bottom of package do not include mold flash. - 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins. For more information $\underline{\text{www.silicontent.com}} \quad \textcircled{0} \ 2024 \ \ \text{Silicon Content Technology Co., Ltd.} \quad \text{All Rights Reserved}$ #### TAPE AND REEL INFORMATION | | PRODUCT SPECIFICATIONS | | | | | | |---|------------------------|---------|---------|----------|---------|-----------| | 1 | TYPE WIDTH | ØΑ | ØN | W1(+2/0) | W2(Max) | W3(Max) | | | 12MM | 330±2.0 | 100±1.0 | 12.4 | 18.4 | 11.9/15.4 | NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.