# TPS386000 and TPS386040 Quad Supply Voltage Supervisors With Adjustable Delay and Watchdog Timer

#### 1 Features

- Four Independent Voltage Supervisors
- Channel 1:
  - Adjustable Threshold Down to 0.4 V
  - Manual Reset (MR) Input
- Channels 2, 3:
  - Adjustable Threshold Down to 0.4 V
- Channel 4:
  - Adjustable Threshold at Any Positive or Negative Voltage
  - Window Comparator
- Adjustable Delay Time: 1.4 ms to 10 s
- Threshold Accuracy: 0.25% Typical
- Very Low Quiescent Current: 11 μA Typical
- · Watchdog Timer With Dedicated Output
- Well-Controlled Output During Power Up
- TPS386000: Open-Drain RESETn and WDO
- TPS386040: Push-Pull RESETn and WDO
- Package: 4-mm x 4-mm, 20-Pin VQFN

#### 2 Applications

- · All DSP and Microcontroller Applications
- All FPGA and ASIC Applications
- · Telecom and Wireless Infrastructure
- Industrial Equipment
- · Analog Sequencing

#### 3 Description

The TPS3860x0 family of supply voltage supervisors (SVSs) can monitor four power rails that are greater than 0.4 V and one power rail less than 0.4 V (including negative voltage) with a 0.25% (typical) threshold accuracy. Each of the four supervisory circuits (SVS-n) assert a RESETn or RESETn output signal when the SENSEm input voltage drops below the programmed threshold. With external resistors, the threshold of each SVS-n can be programmed (where n = 1, 2, 3, 4 and m = 1, 2, 3, 4L, 4H).

Each SVS-n has a programmable delay before releasing RESETn or RESETn. The delay time can be set independently for each SVS from 1.4 ms to 10 s through the CTn pin connection. Only SVS-1 has an active-low manual reset (MR) input; a logic-low input to MR asserts RESET1 or RESET1.

SVS-4 monitors the threshold window using two comparators. The extra comparator can be configured as a fifth SVS to monitor negative voltage with voltage reference output VREF.

The TPS3860x0 has a very low quiescent current of 11  $\mu$ A (typical) and is available in a small, 4-mm x 4-mm, VQFN-20 package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS3860x0   | VQFN (20) | 4.00 mm × 4.00 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.

## TPS386000 Typical Application Circuit: Monitoring Supplies for an FPGA



#### **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                          | 22 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                      | 23 |
| 3 | Description 1                        | 9  | Application and Implementation                   | 25 |
| 4 | Revision History2                    |    | 9.1 Application Information                      | 25 |
| 5 | Pin Configuration and Functions 4    |    | 9.2 Typical Application                          | 28 |
| 6 | Specifications6                      | 10 | Power Supply Recommendations                     | 29 |
| • | 6.1 Absolute Maximum Ratings         | 11 | Layout                                           | 30 |
|   | 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines                           | 30 |
|   | 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                              | 30 |
|   | 6.4 Thermal Information              | 12 | Device and Documentation Support                 | 31 |
|   | 6.5 Electrical Characteristics       |    | 12.1 Device Support                              | 31 |
|   | 6.6 Timing Requirements              |    | 12.2 Documentation Support                       | 31 |
|   | 6.7 Switching Characteristics        |    | 12.3 Related Links                               | 31 |
|   | 6.8 Typical Characteristics          |    | 12.4 Community Resources                         | 32 |
| 7 | Parameter Measurement Information    |    | 12.5 Trademarks                                  | 32 |
| 8 | Detailed Description                 |    | 12.6 Electrostatic Discharge Caution             | 32 |
| • | 8.1 Overview                         |    | 12.7 Glossary                                    | 32 |
|   | 8.2 Functional Block Diagrams        | 13 | Mechanical, Packaging, and Orderable Information | 32 |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 

#### Changes from Revision D (September 2013) to Revision E

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed Features bullets about Channel 1, 2, 3, and 4                                                                                                                                                                                                                               | 1  |
| • | Changed all references of V <sub>CC</sub> (and I <sub>CC</sub> ) to V <sub>DD</sub> ( and I <sub>DD</sub> ) throughout the document                                                                                                                                                 | 4  |
| • | Changed the description of SENSE4L pin function                                                                                                                                                                                                                                     | 4  |
| • | Changed the description of SENSE4H pin function                                                                                                                                                                                                                                     | 4  |
| • | Changed the description of $\overline{\text{MR}}$ pin function                                                                                                                                                                                                                      | 4  |
| • | Changed the description of WDI pin function                                                                                                                                                                                                                                         |    |
| • | Moved ESD ratings from the Absolute Maximum Ratings table to the ESD Ratings table                                                                                                                                                                                                  |    |
| • | Deleted the Dissipation Ratings table and added the Thermal Information table                                                                                                                                                                                                       | 6  |
| • | Moved timing and switching parameters (t <sub>W</sub> , t <sub>D</sub> , t <sub>WDT</sub> ) from the <i>Electrical Characteristics</i> table to the respective <i>Timing Requirements</i> and <i>Switching Characteristics</i> tables                                               |    |
| • | Changed the x-axis title notation from CT to CTn in the TPS386040 RESETn Time-out Period vs CTn graph                                                                                                                                                                               | 14 |
| • | Changed the Watchdog Timer (WDT) Truth Table; deleted RESET condition column heading                                                                                                                                                                                                | 24 |
| • | Changed title of SENSE INPUT section to Undervoltage Detection                                                                                                                                                                                                                      | 25 |
| • | Changed Equation 1, Equation 2, and Equation 3 VCC notations to V <sub>MON</sub>                                                                                                                                                                                                    | 25 |
| • | Changed title of Window Comparator section to Undervoltage and Overvoltage Detection                                                                                                                                                                                                | 25 |
| • | Changed VCC4 reference in first paragraph of Undervoltage and Overvoltage Detection section to $V_{MON(4)}$                                                                                                                                                                         |    |
| • | Changed Equation 4 and Equation 5 VCC4 references to V <sub>MON(4)</sub>                                                                                                                                                                                                            |    |

| •  | Changed the SVS-4: Window Comparator image                                                  | 25   |
|----|---------------------------------------------------------------------------------------------|------|
| •  | Added VCC to V <sub>MON(4)</sub> in the Window Comparator Operation image                   | 26   |
| •  | Changed title of Sensing Voltage Less Than 0.4 V to Sensing a Negative Voltage              | 26   |
| •  | Changed Equation 6 and Equation 7 references to VCC4 to V <sub>MON(4)</sub>                 | 26   |
| •  | Changed the SVS4: Negative Voltage Sensing image                                            | 26   |
| CI | hanges from Revision C (August 2011) to Revision D                                          | Page |
| •  | Deleted TPS386020 and TPS386060 devices from data sheet                                     | 1    |
| CI | hanges from Revision B (March 2011) to Revision C                                           | Page |
| •  | Changed Figure 31                                                                           | 21   |
| CI | hanges from Revision A (January 2010) to Revision B                                         | Page |
| •  | Changed data sheet title                                                                    | 1    |
| •  | Changed Features bullets                                                                    | 1    |
| •  | Changed Applications bullets                                                                | 1    |
| •  | Changed first sentence of second paragraph in Description text                              | 1    |
| •  | Changed low quiescent current value in last paragraph of Description text from 12µA to 11µA | 1    |
| •  | Changed front-page typical application circuit figure                                       | 1    |
| •  | Added sentence to pin 6 description in Pin Assignments table                                | 4    |
| •  | Changed last sentence of pin 13 description in Pin Assignments table                        | 4    |
| •  | Added text to first sentence of first paragraph of General Description section.             | 22   |
| •  | Changed link in Window Comparator section to new Figure 32                                  | 25   |
| •  | Deleted typo in Equation 4 and moved Equation 4 to Window Comparator section                | 25   |
| •  | Deleted typo in Equation 5 and moved Equation 5 to Window Comparator section                | 25   |
| •  | Added Figure 32                                                                             | 25   |
| •  | Changed link in Sensing Voltage Less Than 0.4V section to new Figure 34                     | 26   |
| •  | Added Figure 34                                                                             | 26   |
| •  | Changed caption for Figure 35                                                               | 28   |

## 5 Pin Configuration and Functions



**Pin Functions** 

| PIN         |     | 1/0 | DECEDIPTION                                                                                                                                                                                                                                                                    |                                                                                                                                                                      |  |  |
|-------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                    |                                                                                                                                                                      |  |  |
| $V_{DD}$    | 14  | I   | Supply voltage. TI recommends connecting                                                                                                                                                                                                                                       | g a 0.1-μF ceramic capacitor close to this pin.                                                                                                                      |  |  |
| GND         | 12  | _   | Ground                                                                                                                                                                                                                                                                         |                                                                                                                                                                      |  |  |
| SENSE1      | 10  | 1   | Monitor voltage input to SVS-1                                                                                                                                                                                                                                                 | When the voltage at this terminal drops below the threshold voltage (V <sub>ITN</sub> ), RESET1 is asserted.                                                         |  |  |
| SENSE2      | 9   | I   | Monitor voltage input to SVS-2                                                                                                                                                                                                                                                 | When the voltage at this $\underline{\text{terminal}}$ drops below the threshold voltage (V <sub>ITN</sub> ), $\overline{\text{RESET2}}$ is asserted.                |  |  |
| SENSE3      | 8   | 1   | Monitor voltage input to SVS-3                                                                                                                                                                                                                                                 | When the voltage at this terminal drops below the threshold voltage (V <sub>ITN</sub> ), RESET3 is asserted.                                                         |  |  |
| SENSE4L     | 7   | I   | Falling monitor voltage input to SVS-4. Whathershold voltage (V <sub>ITN</sub> ), RESET4 is asser                                                                                                                                                                              | nen the voltage at this terminal drops below the ted.                                                                                                                |  |  |
| SENSE4H     | 6   | 1   | Rising monitor voltage input to SVS-4. When the voltage at this terminal exceeds the threshold voltage (V <sub>ITP</sub> ), RESET4 is asserted. This pin can also be used to monitor the negative voltage rail in combination with VREF pin. Connect to GND if not being used. |                                                                                                                                                                      |  |  |
| CT1         | 5   | _   | Reset delay programming pin for SVS-1                                                                                                                                                                                                                                          | Connecting this pin to $V_{DD}$ through a 40-k $\Omega$ to                                                                                                           |  |  |
| CT2         | 4   | _   | Reset delay programming pin for SVS-2                                                                                                                                                                                                                                          | 200-kΩ resistor, or leaving it open, selects a fixed delay time (see the <i>Electrical Characteristics</i> ).                                                        |  |  |
| CT3         | 3   | _   | Reset delay programming pin for SVS-3                                                                                                                                                                                                                                          | Connecting a capacitor > 220 pF between this pin                                                                                                                     |  |  |
| CT4         | 2   |     | Reset delay programming pin for SVS-4                                                                                                                                                                                                                                          | and GND selects the programmable delay time (see the <i>Reset Delay Time</i> section).                                                                               |  |  |
| VREF        | 13  | 0   | power rail, SENSE4H can monitor the neg                                                                                                                                                                                                                                        | a resistor network between this pin and the negative pative power rail. This pin is intended to only source sistor(s) to a voltage higher than 1.2 V. Do not connect |  |  |
| MR          | 1   | 1   | Manual reset input for SVS-1. Logic low le                                                                                                                                                                                                                                     | evel of this pin asserts RESET1.                                                                                                                                     |  |  |
| WDI         | 20  | I   | Watchdog timer (WDT) trigger input. Inputting either a positive or negative logic edge every 610 ms (typical) prevents WDT time out at the WDO or WDO pin. Timer starts from releasing event of RESET1.                                                                        |                                                                                                                                                                      |  |  |
| NC          | 11  | _   | Not internal connection. TI recommends connecting this pin to the GND pin (pin 12), which is next to this pin.                                                                                                                                                                 |                                                                                                                                                                      |  |  |
| Thermal Pad | PAD | _   | This pad is the IC substrate. This pad mus pattern on the printed-circuit board (PCB).                                                                                                                                                                                         | st be connected only to GND or to the floating thermal                                                                                                               |  |  |

## Pin Functions (continued)

| PIN       |     |     | _                                                                                                                                                                                                  | PERCENTION                                                                                          |  |  |  |
|-----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| NAME      | NO. | 1/0 | ,                                                                                                                                                                                                  | DESCRIPTION                                                                                         |  |  |  |
| TPS386000 |     |     |                                                                                                                                                                                                    |                                                                                                     |  |  |  |
| RESET1    | 15  | 0   | Active low reset output of SVS-1                                                                                                                                                                   | RESETn is an open-drain output pin. When                                                            |  |  |  |
| RESET2    | 16  | 0   | Active low reset output of SVS-2                                                                                                                                                                   | RESETn is asserted, this pin remains in a low-<br>impedance state. When RESETn is released, this    |  |  |  |
| RESET3    | 17  | 0   | Active low reset output of SVS-3                                                                                                                                                                   | pin goes to a high-impedance state after the delay                                                  |  |  |  |
| RESET4    | 18  | 0   | Active low reset output of SVS-4                                                                                                                                                                   | time programmed by CTn. A pullup resistor to V <sub>DD</sub> or another voltage source is required. |  |  |  |
| WDO       | 19  | 0   | Watchdog timer output. This is an open-drain output pin. When WDT times out, this pin goes to a low-impedance state to GND. If there is no WDT time-out, this pin stays in a high-impedance state. |                                                                                                     |  |  |  |
| TPS386040 |     |     |                                                                                                                                                                                                    |                                                                                                     |  |  |  |
| RESET1    | 15  | 0   | Active low reset output of SVS-1                                                                                                                                                                   | PECETA is a push pull logic huffer output his                                                       |  |  |  |
| RESET2    | 16  | 0   | Active low reset output of SVS-2                                                                                                                                                                   | RESETn is a push-pull logic buffer output pin. When RESETn is asserted, this pin remains logic      |  |  |  |
| RESET3    | 17  | 0   | Active low reset output of SVS-3                                                                                                                                                                   | low. When RESETn is released, this pin goes to                                                      |  |  |  |
| RESET4    | 18  | 0   | Active low reset output of SVS-4                                                                                                                                                                   | logic high after the delay time programmed by CTn.                                                  |  |  |  |
| WDO       | 19  | 0   | Watchdog timer output. This is a push-pull output pin. When WDT times out, this pin goes to logic low. If there is no WDT time-out, this pin stays in logic high.                                  |                                                                                                     |  |  |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating junction temperature range, unless otherwise noted. (1)

|                   |                                                                                                                                                                                                                                                             | MIN           | MAX              | UNIT |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|------|
|                   | Input, V <sub>DD</sub>                                                                                                                                                                                                                                      | -0.3          | 7                |      |
| Voltage           | CT pin, V <sub>CT1</sub> , V <sub>CT2</sub> , V <sub>CT3</sub> , V <sub>CT4</sub>                                                                                                                                                                           | -0.3          | $V_{DD} + 0.3$   | V    |
| Vollago           | V <sub>RESET1</sub> , V <sub>RESET2</sub> , V <sub>RESET3</sub> , V <sub>RESET4</sub> , V <sub>MR</sub> , V <sub>SENSE1</sub> , V <sub>SENSE2</sub> , V <sub>SENSE3</sub> , V <sub>SENSE4</sub> , V <sub>SENSE4</sub> , V <sub>WD0</sub> , V <sub>WD0</sub> | -0.3          | 7                | ·    |
| Current           | RESETn , RESETn, WDO, WDO, VREF pin                                                                                                                                                                                                                         |               | 5                | mA   |
| Power dissipation | Continuous total                                                                                                                                                                                                                                            | See Thermal I | nformation table |      |
|                   | Operating virtual junction, T <sub>J</sub> <sup>(2)</sup>                                                                                                                                                                                                   | -40           | 150              |      |
| Temperature       | Operating ambient, T <sub>A</sub>                                                                                                                                                                                                                           | -40           | 125              | °C   |
|                   | Storage, T <sub>stg</sub>                                                                                                                                                                                                                                   | -65           | 150              |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

#### 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

Over operating junction temperature range (unless otherwise noted).

|                                   | MIN                | NOM | MAX                | UNIT |
|-----------------------------------|--------------------|-----|--------------------|------|
| $V_{DD}$                          | 1.8                | }   | 6.5                | V    |
| V <sub>SENSE</sub> <sup>(1)</sup> | (                  |     | $V_{DD}$           | V    |
| WDI <sub>(HI)</sub>               | 0.7V <sub>DD</sub> | 1   | $V_{DD}$           | V    |
| $WDI_{(LO)}$                      |                    | 1   | 0.3V <sub>DD</sub> | V    |
| $V_{MR}$                          | C                  | )   | $V_{DD}$           | V    |
| CTn                               | 0.22               | !   | 1000               | nF   |
| R <sub>PULL-UP</sub>              | 6.5                | 100 | 10000              | kΩ   |
| T <sub>J</sub>                    | -40                | 25  | 125                | °C   |

<sup>(1)</sup> All sense inputs.

#### 6.4 Thermal Information

|                        |                                              | TPS3860x0  |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RGP (VQFN) | UNIT |
|                        |                                              | 20 PINS    | -    |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 46         | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 52.8       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 22.4       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 22.4       | °C/W |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 4.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.5 Electrical Characteristics

Over the operating temperature range of  $T_J = -40^{\circ}\text{C}$  to 125°C, 1.8 V <  $V_{DD}$  < 6.5 V,  $R_{RESETn}$  (n = 1, 2, 3, 4) = 100 k $\Omega$  to  $V_{DD}$  (TPS386000 only),  $C_{RESETn}$  (n = 1, 2, 3, 4L, 4H) = 50 pF to GND,  $R_{WDO}$  = 100 k $\Omega$  to  $V_{DD}$ ,  $C_{WDO}$  = 50 pF to GND,  $V_{MR}$  = 100 k $\Omega$ to  $V_{DD}$ , WDI = GND, and CTn (n = 1, 2, 3, 4) = open, unless otherwise noted. Typical values are at  $T_J = 25$ °C.

|                      | PARAMETER                                          |                            | TEST CONDITIONS                                                                                                     | MIN                   | TYP   | MAX                | UNIT |
|----------------------|----------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|------|
| $V_{DD}$             | Input supply range                                 |                            |                                                                                                                     | 1.8                   |       | 6.5                | V    |
| I <sub>DD</sub>      | Supply current (current into V <sub>DD</sub> pin)  |                            | V <sub>DD</sub> = 3.3 V, RESETn or RESETn not asserted, WDI toggling <sup>(1)</sup> , no output load, and VREF open |                       | 11    | 19                 |      |
| DD                   | Supply current (curre                              | ant into VDD bin)          | V <sub>DD</sub> = 6.5 V, RESETn or RESETn not asserted, WDI toggling <sup>(1)</sup> , no output load, and VREF open |                       | 13    | 22                 | μА   |
|                      | Power-up reset voltage <sup>(2)(3)</sup>           |                            | $V_{OL}$ (max) = 0.2 V, $I_{RESETn}$ = 15 $\mu$ A                                                                   |                       |       | 0.9                | V    |
| $V_{\text{ITN}}$     | Negative-going input threshold voltage             |                            | SENSE1, SENSE2, SENSE3, SENSE4L                                                                                     | 396                   | 400   | 404                | mV   |
| $V_{\text{ITP}}$     | Positive-going input t                             | hreshold voltage           | SENSE4H                                                                                                             | 396                   | 400   | 404                | mV   |
| $V_{HYSN}$           | Hysteresis (positive-                              | going) on V <sub>ITN</sub> | SENSE1, SENSE2, SENSE3, SENSE4L                                                                                     |                       | 3.5   | 10                 | mV   |
| $V_{HYSP}$           | Hysteresis (negative-going) on V <sub>ITP</sub>    |                            | SENSE4H                                                                                                             |                       | 3.5   | 10                 | mV   |
| I <sub>SENSE</sub>   | Input current at SEN                               | SEm pin                    | V <sub>SENSEm</sub> = 0.42 V                                                                                        | -25                   | ±1    | +25                | nA   |
|                      | CTn pin charging                                   | CT1                        | $C_{CT1} > 220 \text{ pF}, V_{CT1} = 0.5 \text{ V}^{(4)}$                                                           | 245                   | 300   | 355                | A    |
| I <sub>CT</sub>      | current                                            | CT2, CT3, CT4              | $C_{CTn} > 220 \text{ pF}, V_{CTn} = 0.5 \text{ V}^{(4)}$                                                           | 235                   | 300   | 365                | nA   |
| V <sub>TH(CTn)</sub> | CTn pin threshold                                  |                            | C <sub>CTn</sub> > 220 pF                                                                                           | 1.18                  | 1.238 | 1.299              | V    |
| V <sub>IL</sub>      | MR and WDI logic lo                                | w input                    |                                                                                                                     | 0                     |       | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>      | MR and WDI logic hi                                | gh input                   |                                                                                                                     | 0.7V <sub>DD</sub>    |       |                    | V    |
|                      | I am land DEOFT.                                   | - DEOET                    | I <sub>OL</sub> = 1 mA                                                                                              |                       |       | 0.4                | V    |
| V <sub>OL</sub>      | Low-level RESETn or RESETn output voltage          |                            | SENSEn = 0 V, 1.3 V < V <sub>DD</sub> < 1.8 V,<br>I <sub>OL</sub> = 0.4 mA <sup>(2)</sup>                           |                       |       | 0.3                | V    |
|                      | Low-level WDO outp                                 | ut voltage                 | I <sub>OL</sub> = 1 mA                                                                                              |                       |       | 0.4                |      |
|                      | High-level RESETN or RESETN output voltage         | TPS386040 only             | I <sub>OL</sub> = -1 mA                                                                                             | V <sub>DD</sub> - 0.4 |       |                    | ٧    |
| V <sub>OH</sub>      | LIST LOUIS IMPO                                    | TD0000040                  | $I_{OL} = -1 \text{ mA}$                                                                                            | V <sub>DD</sub> - 0.4 |       |                    |      |
|                      | High-level WDO output voltage TPS386040 only       |                            | SENSEn = 0 V, 1.3 V < $V_{DD}$ < 1.8 V, $I_{OL}$ = -0.4 mA <sup>(2)</sup>                                           | V <sub>DD</sub> – 0.3 |       |                    | V    |
| I <sub>LKG</sub>     | RESETn, RESETn,<br>WDO, and WDO<br>leakage current | TPS386000 only             | V <sub>RESETn</sub> = 6.5 V, RESETn, RESETn, WDO, and WDO are logic high                                            | -300                  |       | 300                | nA   |
| V <sub>REF</sub>     | Reference voltage ou                               | utput                      | 1 $\mu$ A < I <sub>VREF</sub> < 0.2 mA (source only, no sink)                                                       | 1.18                  | 1.2   | 1.22               | V    |
| C <sub>IN</sub>      | Input pin capacitance                              | )                          | CTn: 0 V to V <sub>DD</sub> , other pins: 0 V to 6.5 V                                                              |                       | 5     |                    | pF   |

 <sup>(1)</sup> Toggling WDI for a period less than t<sub>WDT</sub> negatively affects I<sub>DD</sub>.
 (2) These specifications are beyond the recommended V<sub>DD</sub> range, and only define RESETn or RESETn output performance during V<sub>DD</sub>

The lowest supply voltage ( $V_{DD}$ ) at which RESETn or RESETn becomes active;  $t_{RISE(VDD)} \ge 15 \,\mu\text{s/V}$ . CTn (where n = 1, 2, 3, or 4) are constant current charging sources working from a range of 0 V to  $V_{TH(CTn)}$ , and the device is tested at  $V_{CTn} = 0.5 \text{ V}$ . For  $I_{CT}$  performance between 0 V and  $V_{TH(CTn)}$ , see Figure 28.

#### 6.6 Timing Requirements

Over the operating temperature range of  $T_J = -40^{\circ}\text{C}$  to 125°C, 1.8 V <  $V_{DD}$  < 6.5 V,  $R_{RESETn}$  (n = 1, 2, 3, 4) = 100 k $\Omega$  to  $V_{DD}$  (TPS386000 only),  $C_{RESETn}$  (n = 1, 2, 3, 4L, 4H) = 50 pF to GND,  $R_{WDO}$  = 100 k $\Omega$  to  $V_{DD}$ ,  $C_{WDO}$  = 50 pF to GND,  $V_{MR}$  = 100 k $\Omega$  to  $V_{DD}$ , WDI = GND, and CTn (n = 1, 2, 3, 4) = open, unless otherwise noted. Nominal values are at  $T_J$  = 25°C.

|                |                      |                                                                                                | MIN | TYP | MAX | UNIT |
|----------------|----------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>\</sub> | Input pulse width to | SENSEm: 1.05 $V_{ITN} \rightarrow$ 0.95 $V_{ITN}$ or 0.95 $V_{ITP} \rightarrow$ 1.05 $V_{ITP}$ |     | 4   |     | μS   |
|                | SENSEIII and MR pins | $\overline{\text{MR}}$ : 0.7 $V_{DD} \rightarrow 0.3 V_{DD}$                                   |     | 1   |     | ns   |

#### 6.7 Switching Characteristics

Over the operating temperature range of  $T_J = -40^{\circ}\text{C}$  to 125°C, 1.8 V <  $V_{DD}$  < 6.5 V,  $R_{RESETn}$  (n = 1, 2, 3, 4) = 100 k $\Omega$  to  $V_{DD}$  (TPS386000 only),  $C_{RESETn}$  (n = 1, 2, 3, 4L, 4H) = 50 pF to GND,  $R_{WDO}$  = 100 k $\Omega$  to  $V_{DD}$ ,  $C_{WDO}$  = 50 pF to GND,  $V_{MR}$  = 100 k $\Omega$  to  $V_{DD}$ , WDI = GND, and CTn (n = 1, 2, 3, 4) = open, unless otherwise noted. Typical values are at  $T_J$  = 25°C.

|                                            | PARAMETER                  | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|--------------------------------------------|----------------------------|-----------------------|-----|-----|-----|------|
| t <sub>D</sub> RESETn or RESETn delay time | CTn = Open                 | 14                    | 20  | 24  |     |      |
|                                            | delay time                 | CTn = V <sub>DD</sub> | 225 | 300 | 375 | ms   |
| $t_{\text{WDT}}$                           | Watchdog timer time-out pe | 450                   | 600 | 750 | ms  |      |

(1) Start from RESET1 or RESET1 release or last WDI transition.



Figure 1. SVS-1 Timing Diagram



Figure 2. SVS-2 Timing Diagram



Figure 3. SVS-3 Timing Diagram



Figure 4. SVS-4 Timing Diagram



Figure 5. WDT Timing Diagram



Figure 6. Legacy WDT Configuration Timing Diagram



Figure 7. Enlarged View of Event 1 from Figure 6

#### 6.8 Typical Characteristics



#### **Typical Characteristics (continued)**



#### **Typical Characteristics (continued)**



### **Typical Characteristics (continued)**



## 7 Parameter Measurement Information



$$X_1 = \frac{Z_1}{0.4} \times 100 \ (\%)$$

$$X_2 = \frac{Z_2}{0.4} \times 100 \ (\%)$$

 $\rm X_1$  and  $\rm X_2$  are overdrive (%) values calculated from actual SENSEn voltage amplitudes measured as  $\rm Z_1$  and  $\rm Z_2.$ 

 $Y_N$  is the minimum pulse width that gives RESETn or RESETn transition. Greater  $Z_N$  produces shorter  $Y_N$ .

For SENSE4H, this graph should be inverted 180 degrees on the voltage axis.

Figure 29. Overdrive Measurement Method

#### 8 Detailed Description

#### 8.1 Overview

The TPS3860x0 multi-channel supervisory family of devices combines four complete SVS function sets into one IC, along with a watchdog timer, a window comparator, and negative voltage sensing. The design of each SVS channel is based on the single-channel supervisory device series, TPS3808. The TPS3860x0 is designed to assert RESETn or RESETn signals, as shown in Table 1, Table 2, Table 3, and Table 4. The RESETn or RESETn outputs remain asserted during a user-configurable delay time after the event of reset release (see the Reset Delay Time section).

The TPS3860x0 has a very low quiescent current of 11  $\mu$ A (typical) and is available in a small, 4-mm × 4-mm, 20-Pin VQFN package.

## 8.2 Functional Block Diagrams



Figure 30. TPS386000 Block Diagram

## **Functional Block Diagrams (continued)**



Figure 31. TPS386040 Block Diagram

#### 8.3 Feature Description

#### 8.3.1 Voltage Monitoring

Each SENSEm (m = 1, 2, 3, 4L) pin can be set to monitor any voltage threshold above 0.4 V using an external resistor divider. The SENSE4H pin can be used for any overvoltage detection greater than 0.4 V, or for negative voltage detection using an external resistor divider (see the Sensing a Negative Voltage section). A broad range of voltage threshold and reset delay time adjustments can be supported, allowing these devices to be used in a wide array of applications.

The TPS3860x0 is relatively immune to short negative transients on the SENSEn pin. Sensitivity to transients depends on threshold overdrive, as shown in (Figure 14).

#### 8.3.2 Manual Reset

The manual reset (MR) input allows external logic signal from other processors, logic circuits, and/or discrete sensors to initiate a device reset. Because  $\overline{\text{MR}}$  is connected to SVS-1, the  $\overline{\text{RESET1}}$  or  $\overline{\text{RESET1}}$  pin is intended to be connected to processor(s) as a primary reset source. A logic low at  $\overline{\text{MR}}$  causes  $\overline{\text{RESET1}}$  or RESET1 to assert. After  $\overline{\text{MR}}$  returns to a logic high and SENSE1 is above its reset threshold,  $\overline{\text{RESET1}}$  or RESET1 is released after the user-configured reset delay time. Unlike the TPS3808 series, the TPS3860x0 does not integrate an internal pullup resistor between  $\overline{\text{MR}}$  and  $V_{DD}$ .

To <u>control</u> the MR function from more than one logic signal, the logic signals can be combined by wired-OR into the MR pin using multiple NMOS transistors and one pullup resistor.

#### 8.3.3 Watchdog Timer

The TPS3860x0 provides a watchdog timer with a dedicated watchdog error output,  $\overline{\text{WDO}}$  or WDO. The  $\overline{\text{WDO}}$  or WDO output enables application board designers to easily detect and resolve the hang-up status of a processor. As with  $\overline{\text{MR}}$ , the watchdog timer function of the device is also tied to SVS-1. Figure 5 shows the timing diagram of the WDT function. Once  $\overline{\text{RESET1}}$  or  $\overline{\text{RESET1}}$  is released, the internal watchdog timer starts its countdown. Inputting a logic level transition at WDI resets the internal timer count and the timer restarts the countdown. If the  $\overline{\text{TPS3}}$ 860x0 fails to receive any WDI rising or falling edge within the WDT period, the WDT times out and asserts  $\overline{\text{WDO}}$  or WDO. After  $\overline{\text{WDO}}$  or WDO is asserted, the device holds the status with the internal latch circuit. To clear this time-out status, a reset assertion of  $\overline{\text{RESET1}}$  or  $\overline{\text{RESET}}$  is required. That is, a negative pulse to  $\overline{\text{MR}}$ , a SENSE1 voltage less than  $V_{\text{ITN}}$ , or a  $V_{\text{DD}}$  power down is required.

To reset the processor by WDT time-out,  $\overline{\text{WDO}}$  can be combined with  $\overline{\text{RESET1}}$  by using the wired-OR with the TPS386000 option.

For legacy applications where the watchdog timer time-out causes RESET1 to assert, connect WDO to MR; see Figure 35 for the connections and see Figure 6 and Figure 7 for the timing diagrams.

#### **Feature Description (continued)**

#### 8.3.4 Reset Output

In a typical TPS3860x0 application, RESETn or RESETn outputs are connected to the reset input of a processor (DSP, CPU, FPGA, ASIC, and so forth), or connected to the enable input of a voltage regulator (DC-DC, LDO, and so forth).

The TPS386000 provides open-drain reset outputs. Pullup resistors must be used to hold these lines high when RESETn is not asserted, or when RESETn is asserted. By connecting pullup resistors to the proper voltage rails (up to 6.5 V), RESETn or RESETn output nodes can be connected to the other devices at the correct interface voltage levels. The pullup resistor should be no smaller than 10 k $\Omega$  to ensure the safe operation of the output transistors. By using wired-OR logic, any combination of RESETn can be merged into one logic signal.

The TPS386040 provides pushpull reset outputs. The logic high level of the outputs is determined by the  $V_{DD}$  voltage. With this configuration, pullup resistors are not required and some board area can be saved. However, all the interface logic levels should be examined. All RESETn or RESETn connections must be compatible with the  $V_{DD}$  logic level.

The RESETn or RESETn outputs are defined for  $V_{DD}$  voltage higher than 0.9 V. To ensure that the target processor(s) are properly reset, the  $V_{DD}$  supply input should be fed by the available power rail as early as possible in application circuits. Table 1, Table 2, Table 3, and Table 4 are truth tables that describe how the outputs are asserted or released. Figure 1, Figure 2, Figure 3, and Figure 4 show the SVS-n timing diagrams. When the conditions are met, the device changes the state of SVS-n from asserted to released after a user-configurable delay time. However, the transitions from released-state to asserted-state are performed almost immediately with minimal propagation delay. Figure 3 describes the relationship between threshold voltages ( $V_{ITN}$  and  $V_{HYSN}$ ) and SENSEm voltage; and all SVS-1, SVS-2, SVS-3, and SVS-4 have the same behavior of Figure 3.

#### 8.4 Device Functional Modes

The following tables show the state of the output and the status of the part under various conditions.

CONDITION **OUTPUT STATUS** RESET1 = Low  $\overline{MR} = Low$ SENSE1 < VITN Reset asserted  $\overline{MR} = Low$ SENSE1 > VITN RESET1 = Low Reset asserted  $\overline{MR} = High$ RESET1 = Low SENSE1 < VITN Reset asserted Reset released after  $\overline{MR}$  = High RESET1 = High SENSE1 > VITN delay

Table 1. SVS-1 Truth Table

Table 2. SVS-2 Truth Table

| CONDITION                 | OUTPUT        | STATUS                     |
|---------------------------|---------------|----------------------------|
| SENSE2 < V <sub>ITN</sub> | RESET2 = Low  | Reset asserted             |
| SENSE2 > V <sub>ITN</sub> | RESET2 = High | Reset released after delay |

Table 3. SVS-3 Truth Table

| CONDITION                 | OUTPUT        | STATUS                     |
|---------------------------|---------------|----------------------------|
| SENSE3 < V <sub>ITN</sub> | RESET3 = Low  | Reset asserted             |
| SENSE3 > V <sub>ITN</sub> | RESET3 = High | Reset released after delay |

#### **Table 4. SVS-4 Truth Table**

| CONE                       | DITION                     | OUTPUT        | STATUS                     |
|----------------------------|----------------------------|---------------|----------------------------|
| SENSE4L < V <sub>ITN</sub> | SENSE4H > V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L < V <sub>ITN</sub> | SENSE4H < V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L > V <sub>ITN</sub> | SENSE4H > V <sub>ITP</sub> | RESET4 = Low  | Reset asserted             |
| SENSE4L > V <sub>ITN</sub> | SENSE4H < V <sub>ITP</sub> | RESET4 = High | Reset released after delay |

## Table 5. Watchdog Timer (WDT) Truth Table

|      |      | CONDITION |                                |                                       |                         |
|------|------|-----------|--------------------------------|---------------------------------------|-------------------------|
| WDO  | WDO  | RESET1    | WDI PULSE INPUT                | OUTPUT                                | STATUS                  |
| Low  | High | Asserted  | Toggling                       | WDO = low                             | Remains in WDT time-out |
| Low  | High | Asserted  | 610 ms after last WDI↑ or WDI↓ | WDO = low                             | Remains in WDT time-out |
| Low  | High | Released  | Toggling                       | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT time-out |
| Low  | High | Released  | 610 ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{low}$  | Remains in WDT time-out |
| High | Low  | Asserted  | Toggling                       | $\overline{\text{WDO}} = \text{high}$ | Normal operation        |
| High | Low  | Asserted  | 610 ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{high}$ | Normal operation        |
| High | Low  | Released  | Toggling                       | $\overline{\text{WDO}} = \text{high}$ | Normal operation        |
| High | Low  | Released  | 610 ms after last WDI↑ or WDI↓ | $\overline{\text{WDO}} = \text{low}$  | Enters WDT timeout      |

#### 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Undervoltage Detection

The SENSEm inputs are pins that allow any system voltages to be monitored. If the voltage at the SENSE1, SENSE2, SENSE3, or SENSE4L pins drops below  $V_{ITN}$ , then the corresponding reset outputs are asserted. If the voltage at the SENSE4H pin exceeds  $V_{ITP}$ , then RESET4 or RESET4 is asserted. The comparators have a built-in hysteresis to ensure smooth reset output assertions and deassertions. In noisy applications, it is good analog design practice to place a 1-nF to 10-nF bypass capacitor at the SENSEm input to reduce sensitivity to transients, layout parasitics, and interference between power rails monitored by this device. A typical connection of resistor dividers are shown in Figure 35. All the SENSEm pins can be used to monitor voltage rails down to 0.4 V. Threshold voltages can be calculated using Equation 1 to Equation 3.

$$V_{MON(1)} = (1 + R_{S1H}/R_{S1L}) \times 0.4 \text{ (V)}$$
(1)

$$V_{MON(2)} = (1 + R_{S2H}/R_{S2L}) \times 0.4 \text{ (V)}$$
(2)

$$V_{MON(3)} = (1 + R_{S3H}/R_{S3L}) \times 0.4 \text{ (V)}$$
 (3)

#### 9.1.2 Undervoltage and Overvoltage Detection

The comparator at the SENSE4H pin has the opposite comparison polarity to the other SENSEm pins. In the configuration shown in Figure 32, this comparator monitors overvoltage of the  $V_{MON(4)}$  node; combined with the comparator at SENSE4L, SVS-4 forms a window comparator.

$$V_{MON(4, UV)} = \{1 + R_{S4H}/(R_{S4M} + R_{S4L})\} \times 0.4 \text{ (V)}$$

$$V_{MON(4, OV)} = \{1 + (R_{S4H} + R_{S4M})/R_{S4L}\} \times 0.4 \text{ (V)}$$

where

- V<sub>MON(4, UV)</sub> is the undervoltage threshold.
- V<sub>MON(4, OV)</sub> is the overvoltage threshold.



Figure 32. SVS-4: Window Comparator

(5)

#### **Application Information (continued)**



Figure 33. Window Comparator Operation

#### 9.1.3 Sensing a Negative Voltage

By using voltage reference output VREF, the SVS-4 comparator can monitor negative voltage or positive voltage lower than 0.4V. Figure 34 shows this usage in an application circuit. SVS-4  $\frac{1}{1}$  monitors the positive and negative voltage power rail (for example, 15-V and -15-V supply to an op amp) and the  $\frac{1}{1}$  RESET4 output status continues to be as described in Table 4.  $\frac{1}{1}$  Reset 1 located at higher voltage position than  $\frac{1}{1}$  The threshold voltage calculations are shown in Equation 6 and Equation 7.

$$V_{MON(4, NEG)} = (1 + R_{S41H}/R_{S41L}) \times 0.4 \text{ (V)}$$

$$V_{MON(4, POS)} = (1 + R_{S42L}/R_{S42H}) \times 0.4 - R_{S42L}/R_{S42H} \times V_{REF} = 0.4 - [R_{S42L}/R_{S42H} \times 0.8 \text{ (V)}]$$
(7)



Figure 34. SVS4: Negative Voltage Sensing

#### **Application Information (continued)**

#### 9.1.4 Reset Delay Time

Each of the SVS-n channels can be configured independently in one of three modes. Table 6 describes the delay time settings.

**Table 6. Delay Timing Selection** 

| CTn CONNECTION            | DELAY TIME       |
|---------------------------|------------------|
| Pullup to V <sub>DD</sub> | 300 ms (typical) |
| Open                      | 20 ms (typical)  |
| Capacitor to GND          | Programmable     |

To select the 300-ms fixed delay time, the CTn pin should be pulled up to  $V_{DD}$  using a resistor from 40 k $\Omega$  to 200 k $\Omega$ . There is a pulldown transistor from CTn to GND that turns on every time the device powers on to determine and confirm CTn pin status; therefore, a direct connection of CTn to  $V_{DD}$  causes a large current flow. To select the 20-ms fixed delay time, the CTn pin should be left open. To program a user-defined adjustable delay time, an external capacitor must be connected between CTn and GND. The adjustable delay time can be calculated by the following equation:

$$C_{CT} (nF) = [t_{DELAY} (ms) - 0.5 (ms)] \times 0.242$$
 (8)

Using this equation, a delay time can be set to between 1.4 ms to 10 s. The external capacitor should be greater than 220 pF (nominal) so that the TPS3860x0 can distinguish it from an open CT pin. The reset delay time is determined by the time it takes an on-chip, precision 300-nA current source to charge the external capacitor to 1.24 V. When the RESETn or RESETn outputs are asserted, the corresponding capacitors are discharged. When the condition to release RESETn or RESETn occurs, the internal current sources are enabled and begin to charge the external capacitors. When the CTn voltage on a capacitor reaches 1.24 V, the corresponding RESETn or RESETn pins are released. A low leakage type capacitor (such as ceramic) should be used, and that stray capacitance around this pin may cause errors in the reset delay time.

#### 9.2 Typical Application

Figure 35 shows a typical application circuit.



Figure 35. Typical Application Circuit

#### 9.2.1 Design Requirements

This design is intended to monitor the voltage rails for an FPGA. Table 7 summarizes the design requirements.

 PARAMETER
 DESIGN REQUIREMENT

 VDD
 5 V

 VMON(1)
 1.8 V -5%

 VMON(2)
 1.5 V -5%

 VMON(3)
 1.2 V -5%

 VMON(4)
 1 V ±5%

 Approximate start-up time
 100 ms

**Table 7. Design Requirements** 

#### 9.2.2 Detailed Design Procedure

Select the pullup resistors to be 100 k $\Omega$  to ensure that  $V_{OL} \le 0.4 \text{ V}$ .

Use Equation 8 to set CT = 22 nF for all channels to obtain an approximate start-up delay of 100 ms.

Select RSnL = 10 k $\Omega$  for all channels to ensure DC accuracy.

Use Equation 1 through Equation 5 to determine the values of RSnH and RS4M. Using standard 1% resistors, Table 8 shows the results.

|          | 9          |
|----------|------------|
| RESISTOR | VALUE (kΩ) |
| RS1H     | 32.4       |
| RS2H     | 25.5       |
| RS3H     | 18.7       |
| RS4H     | 14.3       |
| RS4M     | 1          |

**Table 8. Design Results** 

The FPGA does not have a separate watchdog failure input, so a legacy connection is used by connecting WDO to MR.

#### 9.2.3 Application Curves



#### 10 Power Supply Recommendations

The TPS386000 can operate from a 1.8-V to a 6.5-V input supply. TI recommends placing a  $0.1-\mu F$  capacitor placed next to the  $V_{DD}$  pin to the GND node. This power supply should not be less than 1.8 V in normal operation to ensure that the internal UVLO circuit does not assert reset.

#### 11 Layout

#### 11.1 Layout Guidelines

Follow these guidelines to lay out the printed-circuit board (PCB) that is used for the TPS3860x family of devices.

- Keep the traces to the timer capacitors as short as possible to optimize accuracy.
- Avoid long traces from the SENSE pin to the resistor divider. Instead, run the long traces from the RSnH to V<sub>MON(n)</sub>.
- Place the V<sub>DD</sub> decoupling capacitor (C<sub>VDD</sub>) close to the device.
- Avoid using long traces for the V<sub>DD</sub> supply node. The V<sub>DD</sub> capacitor (C<sub>VDD</sub>), along with parasitic inductance from the supply to the capacitor, can form an LC tank and create ringing with peak voltages above the maximum V<sub>DD</sub> voltage.

### 11.2 Layout Example



Figure 38. Example Layout (RGP Package)

#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 Evaluation Modules

Two evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TPS3860x0. The TPS386000EVM-736 evaluation module and TPS386040EVM evaluation module can each be requested at the Texas Instruments website through the device product folders or purchased directly from the TI eStore.

#### 12.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS3860x0 is available through the device product folders under Simulation Models.

#### 12.1.2 Device Nomenclature

Table 9. Device Nomenclature<sup>(1)</sup>

| PRODUCT                      | DESCRIPTION                                                                                                                                                                                         |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS3860x0 <b>yyy<i>z</i></b> | <ul> <li>x is device configuration option</li> <li>x = 0: Open-drain, active low</li> <li>x = 4: Push-pull, active low</li> <li>yyy is package designator</li> <li>z is package quantity</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- TPS3860xxEVM-736 User's Guide, SLVU450
- User's Guide for the TPS386000 and TPS386040 EVM, SLVU341

#### 12.3 Related Links

Table 10 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 10. Related Links

| PARTS     | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|-----------|-----------------------------|------------|---------------------|------------------|---------------------|
| TPS386000 | Click here                  | Click here | Click here          | Click here       | Click here          |
| TPS386040 | Click here                  | Click here | Click here          | Click here       | Click here          |

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS386000RGPR    | ACTIVE     | QFN          | RGP                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>386000           | Samples |
| TPS386000RGPT    | ACTIVE     | QFN          | RGP                | 20   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>386000           | Samples |
| TPS386040RGPR    | ACTIVE     | QFN          | RGP                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>386040           | Samples |
| TPS386040RGPT    | ACTIVE     | QFN          | RGP                | 20   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>386040           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

#### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS386000:

Automotive: TPS386000-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS386000RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS386000RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS386040RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS386040RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

## **PACKAGE MATERIALS INFORMATION**

3-Jun-2022



\*All dimensions are nominal

|   | 7 th difference and from the |              |                 |      |      |             |            |             |  |
|---|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|   | TPS386000RGPR                | QFN          | RGP             | 20   | 3000 | 356.0       | 356.0      | 35.0        |  |
| ı | TPS386000RGPT                | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |  |
| ı | TPS386040RGPR                | QFN          | RGP             | 20   | 3000 | 356.0       | 356.0      | 35.0        |  |
|   | TPS386040RGPT                | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |  |

4 x 4, 0.5 mm pitch

VERY THIN QUAD FLATPACK



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

## RGP (S-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.

## RGP (S-PVQFN-N20)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.

## RGP (S-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.