#### PCA9515A

SCPS150D – DECEMBER 2005–REVISED JUNE 2014

## Dual Bidirectional I<sup>2</sup>C Bus and SMBus Repeater

#### 1 Features

- Two-Channel Bidirectional Buffers
- I<sup>2</sup>C Bus and SMBus Compatible
- Active-High Repeater-Enable Input
- Open-Drain I<sup>2</sup>C I/O
- 5.5-V Tolerant I<sup>2</sup>C I/O and Enable Input Support Mixed-Mode Signal Operation
- Lockup-Free Operation
- Accommodates Standard Mode and Fast Mode I<sup>2</sup>C Devices and Multiple Masters
- Powered-Off High-Impedance I<sup>2</sup>C Pins
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### 2 Description

This dual bidirectional I<sup>2</sup>C buffer is operational at 2.3-V to 3.6-V  $V_{CC}.$ 

The PCA9515A is a BiCMOS integrated circuit intended for  $I^2C$  bus and SMBus systems applications. The device contains two identical bidirectional open-drain buffer circuits that enable  $I^2C$  and similar bus systems to be extended without degradation of system performance.

The PCA9515A buffers both the serial data (SDA) and serial clock (SCL) signals on the  $I^2C$  bus, while retaining all the operating modes and features of the  $I^2C$  system. This enables two buses of 400-pF bus capacitance to be connected in an  $I^2C$  application.

The  $I^2C$  bus capacitance limit of 400 pF restricts the number of devices and bus length. Using the PCA9515A enables the system designer to isolate two halves of a bus, accommodating more  $I^2C$  devices or longer trace lengths.

The PCA9515A has an active-high enable (EN) input with an internal pullup, which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. It never should change state during an  $I^2C$  operation, because disabling during a bus operation hangs the bus, and enabling part way through a bus cycle could confuse the  $I^2C$  parts being enabled. The EN input should change state only when the global bus and the repeater port are in an idle state, to prevent system failures.

The PCA9515A also can be used to run two buses: one at 5-V interface levels and the other at 3.3-V interface levels, or one at 400-kHz operating frequency and the other at 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated when the 400-kHz operation of the other bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz, because of the delays that are added by the repeater.

The PCA9515A does not support clock stretching across the repeater.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |  |  |
|-------------|----------|-------------------|--|--|--|--|
|             | SOIC (8) | 4.90 mm × 3.91 mm |  |  |  |  |
| PCA9515A    | SON (8)  | 3.00 mm × 3.00 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



NC - No internal connection

### **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Des  | cription 1                         |
| 3 | Rev  | ision History 2                    |
| 4 | Des  | cription (Continued) 3             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | Handling Ratings 4                 |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Electrical Characteristics5        |
|   | 6.5  | Timing Requirements 5              |
|   | 6.6  | Switching Characteristics 5        |
|   |      |                                    |

| 7  | Para | meter Measurement Information     | 6 |
|----|------|-----------------------------------|---|
| 8  | Deta | iled Description                  | 7 |
|    | 8.1  | Functional Block Diagram          | 7 |
|    | 8.2  | Feature Description               | 7 |
|    | 8.3  | Device Functional Modes           | 7 |
| 9  | App  | ication and Implementation        | 8 |
|    | 9.1  | Typical Application               | 8 |
| 10 | Dev  | ice and Documentation Support     | 9 |
|    | 10.1 | Trademarks                        | 9 |
|    | 10.2 | Electrostatic Discharge Caution   | 9 |
|    | 10.3 | Glossary                          | 9 |
| 11 | Мес  | hanical, Packaging, and Orderable |   |
|    |      | mation                            | 9 |
|    |      |                                   |   |

### 3 Revision History

| Changes from Revision C (January 2011) to Revision D |      |  |  |  |
|------------------------------------------------------|------|--|--|--|
| Added Clock Stretching Errata section.               | 7    |  |  |  |
| Changes from Revision B (October 2007) to Revision C | Page |  |  |  |

### 4 **Description (Continued)**

The output low levels for each internal buffer are approximately 0.5 V, but the input voltage of each internal buffer must be 70 mV or more below the output low level, when the output internally is driven low. This prevents a lockup condition from occurring when the input low condition is released.

Two or more PCA9515A devices cannot be used in series. The PCA9515A design does not allow this configuration. Because there is no direction pin, slightly different valid low-voltage levels are used to avoid lockup conditions between the input and the output of each repeater. A valid low applied at the input of a PCA9515A is propagated as a buffered low with a slightly higher value on the enabled outputs. When this buffered low is applied to another PCA9515A-type device in series, the second device does not recognize it as a valid low and does not propagate it as a buffered low again.

The device contains a power-up control circuit that sets an internal latch to prevent the output circuits from becoming active until  $V_{CC}$  is at a valid level ( $V_{CC} = 2.3 \text{ V}$ ).

As with the standard I<sup>2</sup>C system, pullup resistors are required to provide the logic high levels on the buffered bus. The PCA9515A has standard open-collector configuration of the I<sup>2</sup>C bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with Standard Mode and Fast Mode I<sup>2</sup>C devices in addition to SMBus devices. Standard Mode I<sup>2</sup>C devices only specify 3 mA in a generic I<sup>2</sup>C system where Standard Mode devices and multiple masters are possible. Under certain conditions, high termination currents can be used.

#### 5 Pin Configuration and Functions



NC - No internal connection

#### **Pin Functions**

| P               | IN  | DESCRIPTION                       |
|-----------------|-----|-----------------------------------|
| NAME            | NO. | DESCRIPTION                       |
| NC              | 1   | No internal connection            |
| SCL0            | 2   | Serial clock bus 0                |
| SDA0            | 3   | Serial data bus 0                 |
| GND             | 4   | Supply ground                     |
| EN              | 5   | Active-high repeater enable input |
| SDA1            | 6   | Serial data bus 1                 |
| SCL1            | 7   | Serial clock bus 1                |
| V <sub>CC</sub> | 8   | Supply power                      |

### 6 Specifications

### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                    | MIN  | MAX  | UNIT |
|------------------|---------------------------------------------------|--------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                    | -0.5 | 7    | V    |
| VI               | Enable input voltage range <sup>(2)</sup>         |                    | -0.5 | 7    | V    |
| V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> |                    | -0.5 | 7    | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0 |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 |      | -50  | mA   |
| Ι <sub>Ο</sub>   | Continuous output current                         |                    |      | ±50  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                    |      | ±100 | mA   |
|                  |                                                   | D package          |      | 97   |      |
|                  |                                                   | DCT package        |      | 220  |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup>          | DGK package        |      | 172  | °C/W |
|                  |                                                   | DRG package        |      | TBD  |      |
|                  |                                                   | PW package         |      | 149  |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

#### 6.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | e                                                                                        | -65 | 150  | °C   |
| M                  |                          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 | V    |
| V <sub>(ESD)</sub> |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                |                                                |                         | MIN                 | MAX                 | UNIT |
|--------------------------------|------------------------------------------------|-------------------------|---------------------|---------------------|------|
| V <sub>CC</sub>                | Supply voltage                                 |                         | 2.3                 | 3.6                 | V    |
| V <sub>IH</sub>                | High level input veltage                       | SDA and SCL inputs      | $0.7 \times V_{CC}$ | 5.5                 | V    |
|                                | High-level input voltage                       | EN input                | 2                   | 5.5                 | v    |
| v (1)                          | Low-level input voltage                        | SDA and SCL inputs      | -0.5                | $0.3 \times V_{CC}$ | V    |
| V <sub>IL</sub> <sup>(1)</sup> |                                                | EN input                | -0.5                | 0.8                 | V    |
| $V_{ILc}$ <sup>(1)</sup>       | SDA and SCL low-level input voltage contention |                         | -0.5                | 0.4                 | V    |
|                                |                                                | V <sub>CC</sub> = 2.3 V |                     | 6                   | ~ ^  |
| IOL                            | Low-level output current                       | $V_{CC} = 3 V$          |                     | 6                   | mA   |
| T <sub>A</sub>                 | Operating free-air temperature                 |                         | -40                 | 85                  | °C   |

(1)  $V_{IL}$  specification is for the EN input and the first low level seen by the SDAx and SCLx lines.  $V_{ILc}$  is for the second and subsequent low levels seen by the SDAx and SCLx lines.  $V_{ILc}$  must be at least 70 mV below  $V_{OL}$ .

#### 6.4 Electrical Characteristics

| PARAMETER            |                                                        |               | TEST CONI                                                                                      | DITIONS     | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|--------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------|-------------|-----------------|------|--------------------|------|------|
| V <sub>IK</sub>      | Input diode clamp voltage                              |               | I <sub>I</sub> = -18 mA                                                                        |             | 2.3 V to 3.6 V  |      |                    | -1.2 | V    |
| V <sub>OL</sub>      | Low-level output voltage                               | SDAx,<br>SCLx | I <sub>OL</sub> = 20 μA or 6 r                                                                 | mA          | 2.3 V to 3.6 V  | 0.47 | 0.52               | 0.6  | V    |
| $V_{OL} - V_{ILc}$   | Low-level input voltage below low-level output voltage | SDAx,<br>SCLx | I <sub>I</sub> = 10 μA                                                                         |             | 2.3 V to 3.6 V  |      |                    | 70   | mV   |
|                      |                                                        |               | Both channels hig                                                                              | gh,         | 2.7 V           |      | 0.5                | 3    |      |
|                      |                                                        |               | SDAx = SCLx =                                                                                  | /cc         | 3.6 V           |      | 0.5                | 3    |      |
|                      |                                                        |               | Both channels low                                                                              |             | 2.7 V           |      | 1                  | 4    |      |
| I <sub>CC</sub>      | Quiescent supply current                               |               | SDA0 = SCL0 = GND and<br>SDA1 = SCL1 = open; or<br>SDA0 = SCL0 = open and<br>SDA1 = SCL1 = GND |             | 3.6 V           |      | 1                  | 4    | mA   |
|                      |                                                        |               | In contention,<br>SDAx = SCLx = GND                                                            |             | 2.7 V           |      | 1                  | 4    |      |
|                      |                                                        | 3.6 V         |                                                                                                |             |                 | 1    | 4                  |      |      |
|                      |                                                        | SDAx,         | $V_1 = 3.6 V$<br>$V_1 = 0.2 V$                                                                 |             |                 |      |                    | ±1   |      |
|                      | land summer                                            | SCLx          |                                                                                                |             |                 |      |                    | 3    |      |
| l <sub>l</sub>       | Input current                                          |               | $V_I = V_{CC}$                                                                                 |             | 2.3 V to 3.6 V  |      |                    | ±1   | μA   |
|                      |                                                        | EN            | V <sub>I</sub> = 0.2 V                                                                         |             |                 |      | -10                | -20  |      |
|                      |                                                        | SDAx.         | V <sub>I</sub> = 3.6 V                                                                         |             | 2.14            |      |                    | 0.5  |      |
| l <sub>off</sub>     | Leakage current                                        | SCLx          | $V_1 = GND$ EN = L or H                                                                        | 0 V         |                 |      | 0.5                | μA   |      |
| I <sub>I(ramp)</sub> | Leakage current during power up                        | SDAx,<br>SCLx | V <sub>I</sub> = 3.6 V                                                                         | EN = L or H | 0 V to 2.3 V    |      |                    | 1    | μA   |
|                      |                                                        | EN            |                                                                                                |             | 3.3 V           |      | 7                  | 9    |      |
| C <sub>in</sub>      | Input capacitance                                      | SDAx,<br>SCLx | $V_1 = 3 V \text{ or } GND$                                                                    | EN = H      | 3.3 V           |      | 7                  | 9    | pF   |

over recommended operating free-air temperature range (unless otherwise noted)

(1) All typical values are at nominal supply voltage (V<sub>CC</sub> = 2.5 V or 3.3 V) and T<sub>A</sub> = 25°C.

### 6.5 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                                        |     |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|-----------------|----------------------------------------|-----|-----|------------------------------------|-----|------|
|                 |                                        | MIN | MAX | MIN                                | MAX |      |
| t <sub>su</sub> | Setup time, EN↑ before Start condition | 100 |     | 100                                |     | ns   |
| t <sub>h</sub>  | Hold time, EN↓ after Stop condition    | 130 |     | 100                                |     | ns   |

#### 6.6 Switching Characteristics

over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted)

|                  | PARAMETER                             | FROM          | то               | $V_{CC} = 2.5 V \pm 0.2 V$ |                    |            | $V_{CC} = 3.3 V \pm 0.3 V$ |                    |            |            |            |    |     |     |    |     |     |    |
|------------------|---------------------------------------|---------------|------------------|----------------------------|--------------------|------------|----------------------------|--------------------|------------|------------|------------|----|-----|-----|----|-----|-----|----|
|                  | PARAMETER                             | (INPUT)       | (INPUT) (OUTPUT) |                            | TYP <sup>(1)</sup> | MAX        | MIN                        | TYP <sup>(1)</sup> | MAX        | UNIT       |            |    |     |     |    |     |     |    |
| t <sub>PZL</sub> | Propagation delay time <sup>(2)</sup> | SDA0, SCL0 or | SDA1, SCL1 or    | 45                         | 82                 | 130        | 45                         | 68                 | 120        |            |            |    |     |     |    |     |     |    |
| t <sub>PLZ</sub> | Propagation delay time v              | SDA1, SCL1    | SDA1, SCL1       | SDA1, SCL1                 | SDA1, SCL1         | SDA1, SCL1 | SDA1, SCL1                 | SDA1, SCL1         | SDA1, SCL1 | SDA1, SCL1 | SDA0, SCL0 | 33 | 113 | 190 | 33 | 102 | 180 | ns |
| t <sub>tHL</sub> | Output transition time <sup>(2)</sup> | 80%           | 20%              |                            | 57                 |            |                            | 58                 |            |            |            |    |     |     |    |     |     |    |
| t <sub>tLH</sub> | (SDAx, SCLx)                          | 20%           | 80%              |                            | 148                |            |                            | 147                |            | ns         |            |    |     |     |    |     |     |    |

All typical values are at nominal supply voltage (V<sub>CC</sub> = 2.5 V or 3.3 V) and T<sub>A</sub> = 25°C.
 Different load resistance and capacitance alter the RC time constant, thereby changing the propagation delay and transition times.

#### 7 Parameter Measurement Information



TEST CIRCUIT FOR OPEN-DRAIN OUTPUT



#### VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- A.  $R_T$  termination resistance should be equal to  $Z_{OUT}$  of pulse generators.
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0$  = 50  $\Omega$ , slew rate ≥ 1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

#### Figure 1. Test Circuit and Voltage Waveforms

### 8 Detailed Description

#### 8.1 Functional Block Diagram



Figure 2. Logic Diagram (Positive Logic)

#### 8.2 Feature Description

#### 8.2.1 Clock Stretching Errata

#### Description

Due to the static offset on both sides of the buffer (SCLx & SDAx) and the possibility of an overshoot above 500 mV during events like clock stretching, the device should not be used with rise time accelerators.

#### **System Impact**

An incorrect logic state will be passed through the buffer, creating an I2C communication failure on the bus.

#### System Workaround

There is a possible workaround to avoid an I2C communication failure:

• Do not use rise-time accelerators in conjunction with the PCA9515A.

#### 8.3 Device Functional Modes

#### Table 1. Function Table

| INPUT<br>EN | FUNCTION                   |
|-------------|----------------------------|
| L           | Outputs disabled           |
| Н           | SDA0 = SDA1<br>SCL0 = SCL1 |

### 9 Application and Implementation

#### 9.1 Typical Application

A typical application is shown in Figure 3. In this example, the system master is running on a 3.3-V bus, while the slave is connected to a 5-V bus. Both buses run at 100 kHz, unless the slave bus is isolated, and then the master bus can run at 400 kHz. Master devices can be placed on either bus.



Figure 3. Typical Application

#### 9.1.1 Design Requirements

The PCA9515A is 5.5-V tolerant, so it does not require any additional circuitry to translate between the different bus voltages.

When one side of the PCA9515A is pulled low by a device on the  $l^2C$  bus, a CMOS hysteresis-type input detects the falling edge and causes an internal driver on the other side to turn on, thus causing the other side also to go low. The side driven low by the PCA9515A typically is at  $V_{OL} = 0.5$  V.

#### 9.1.2 Detailed Design Procedure

Figure 4 and Figure 5 show the waveforms that are seen in a typical application. If the bus master in Figure 3 writes to the slave through the PCA9515A, Bus 0 has the waveform shown in Figure 4. This looks like a normal  $I^2C$  transmission until the falling edge of the eighth clock pulse. At that point, the master releases the data line (SDA) while the slave pulls it low through the PCA9515A. Because the V<sub>OL</sub> of the PCA9515A typically is around 0.5 V, a step in the SDA is seen. After the master has transmitted the ninth clock pulse, the slave releases the data line.



Figure 4. Bus 0 Waveforms

#### **Typical Application (continued)**



Figure 5. Bus 1 Waveforms

On the Bus 1 side of the PCA9515A, the clock and data lines have a positive offset from ground equal to the  $V_{OL}$  of the PCA9515A. After the eighth clock pulse, the data line is pulled to the  $V_{OL}$  of the slave device, which is very close to ground in the example.

### **10** Device and Documentation Support

#### 10.1 Trademarks

All trademarks are the property of their respective owners.

#### **10.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 10.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |          |               |                 |                       |      | (4)           | (5)                 |              |              |
| PCA9515ADGKR          | NRND     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA, 7BE)   |
| PCA9515ADGKR.A        | NRND     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | (7BA, 7BE)   |
| PCA9515ADR            | Active   | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A       |
| PCA9515ADR.A          | NRND     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A       |
| PCA9515ADRGR          | NRND     | Production    | SON (DRG)   8   | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ZVD          |
| PCA9515ADRGR.A        | NRND     | Production    | SON (DRG)   8   | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ZVD          |
| PCA9515APWR           | Active   | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A       |
| PCA9515APWR.A         | NRND     | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | PD515A       |
| PCA9515APWT           | Obsolete | Production    | TSSOP (PW)   8  | -                     | -    | Call TI       | Call TI             | -40 to 85    | PD515A       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

### PACKAGE OPTION ADDENDUM

23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

25-Jun-2025

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| PCA9515ADGKR                | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| PCA9515ADR                  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| PCA9515ADRGR                | SON             | DRG                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| PCA9515APWR                 | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

## PACKAGE MATERIALS INFORMATION

25-Jun-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9515ADGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| PCA9515ADR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| PCA9515ADRGR | SON          | DRG             | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| PCA9515APWR  | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

## D0008A



### **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

## D0008A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

## D0008A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### **PW0008A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.

## PW0008A

## **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

## PW0008A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>9.</sup> Board assembly site may have different recommendations for stencil design.

## DRG 8

3 x 3, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## **DRG0008A**



## **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## DRG0008A

## **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

## **DRG0008A**

## **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## **DGK0008A**



## **PACKAGE OUTLINE**

### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.

## DGK0008A

## **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.

## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

12. Board assembly site may have different recommendations for stencil design.

<sup>11.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.