# TLV733P-Q1 Capacitor-Free, 300-mA, Low Dropout (LDO) Linear Regulator #### 1 Features - AEC-Q100 qualified for automotive applications: - Temperature grade 1: –40°C to 125°C, T<sub>A</sub> - Device junction temperature range: -40°C to 150°C - Input voltage range: 1.4 V to 5.5 V - · Stable operation with or without capacitors - · Foldback overcurrent protection - · Package: - 2.0-mm × 2.0-mm WSON-6 - 2.9-mm × 1.6-mm SOT-23 - Very low dropout: 125 mV at 300 mA (3.3 V<sub>OUT</sub>) - Accuracy: 1% typical, 1.4% maximum - Low I<sub>Q</sub>: 34 μA - Available in fixed-output voltages: 1.0 V to 3.3 V - High PSRR: 50 dB at 1 kHz - · Active output discharge #### 2 Applications - Camera modules - Automotive infotainment - Navigation systems # Optional OFF IN OUT TLV733P-Q1 Cout Optional **Typical Application Circuit** #### 3 Description The TLV733P-Q1 family of low dropout (LDO) linear regulators are ultra-small, low quiescent current LDOs that can source 300 mA with good line and load transient performance. These devices provide a typical accuracy of 1%. The TLV733P-Q1 family is designed with a modern capacitor-free architecture to ensure stability without an input or output capacitor. The removal of the output capacitor allows for a very small solution size, and can eliminate inrush current at startup. Furthermore, the TLV733P-Q1 family is also stable with ceramic output capacitors if an output capacitor is necessary. The TLV733P-Q1 family also provides foldback current control during device power-up and enabling if an output capacitor is used. This functionality is especially important in battery-operated devices. The TLV733P-Q1 family provides an active pulldown circuit to quickly discharge output loads when disabled. The TLV733P-Q1 family is available in the 6-pin DRV (WSON) and 5-pin DBV (SOT-23) packages. #### **Device Information** (1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|------------|-------------------|--| | TLV733P-Q1 | WSON (6) | 2.00 mm × 2.00 mm | | | | SOT-23 (5) | 2.90 mm × 1.60 mm | | For all available packages, see the package option addendum at the end of the data sheet. **Dropout Voltage vs Output Current** ## **Table of Contents** | 1 Features | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 2 Applications | | | | 3 Description | | | | 4 Revision History | | | | 5 Pin Configuration and Functions | | | | 6 Specifications | | | | <del>_</del> | | | | 6.2 ESD Ratings6.3 Recommended Operating Conditions | | | | 6.4 Thermal Information | | | | 6.5 Electrical Characteristics | | | | 6.6 Timing Requirements | | | | 6.7 Typical Characteristics | | | | 7 Detailed Description | | | | 7.1 Overview | • | | | 7.2 Functional Block Diagram | | | | | may differ from page numbers in the current version. | | | Changes from Revision E (July 2019) to Re | , | | | | nd figures throughout the document | | | • Changed automotive-specific Features bul | lets | 1 | | · Changed storage temperature max parame | eter from 160°C to 150°C | 5 | | • Added classification levels to ESD Ratings | table | 5 | | | | | | Changes from Revision D (December 2018) | ) to Revision E (July 2019) | Page | | <ul> <li>Changes from Revision D (December 2018)</li> <li>Changed description of EN pin in <i>Pin Func</i></li> </ul> | tions table | Page4 | | <ul> <li>Changed description of EN pin in Pin Func</li> </ul> | tions table | 4 | | <ul> <li>Changed description of EN pin in Pin Func.</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> and V<sub>EN(HI)</sub> are</li> </ul> | etions tableand V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> tal | 4<br>ole6 | | <ul> <li>Changed description of EN pin in <i>Pin Func</i></li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> a</li> <li>Added maximum specification to I<sub>LIM</sub> parar</li> </ul> | etions tableand V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> table<br>The ter in <i>Electrical Characteristics</i> table | | | <ul> <li>Changed description of EN pin in <i>Pin Func</i></li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> and Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added <i>and Output Enable</i> to title and changed</li> </ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> table | 4 ble6 ection13 | | <ul> <li>Changed description of EN pin in Pin Function</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> at Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changes from Revision C (October 2018) to</li> </ul> | etions tableand V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> table | 4 ble6 6 ection13 Page | | <ul> <li>Changed description of EN pin in Pin Function</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> at Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changes from Revision C (October 2018) to</li> </ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> table | 4 ble6 6 ection13 Page | | <ul> <li>Changed description of EN pin in Pin Function</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> at a deed maximum specification to I<sub>LIM</sub> parared and Output Enable to title and changed changes from Revision C (October 2018) to Changed status of DBV package to Product Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018)</li> </ul> | etions table | Page | | <ul> <li>Changed description of EN pin in Pin Function</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> at a deed maximum specification to I<sub>LIM</sub> parared and Output Enable to title and changed changes from Revision C (October 2018) to Changed status of DBV package to Product Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018)</li> </ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> table | Page | | <ul> <li>Changed description of EN pin in Pin Function</li> <li>Deleted typical specifications from V<sub>EN(HI)</sub> at a deed maximum specification to I<sub>LIM</sub> parared and Output Enable to title and changed changes from Revision C (October 2018) to Changed status of DBV package to Product Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018) to Changes from Revision B (August 2018)</li> </ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> table | Page | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changed</li> </ul> </li> <li>Changes from Revision C (October 2018) to Changed status of DBV package to Product Changes from Revision B (August 2018) to Added DBV package to document as Previous Changes from Revision A (August 2016) to Re</li></ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> talemeter in <i>Electrical Characteristics</i> table | 4 ble6 ection13 Page1 Page1 | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and chan</li> </ul> </li> <li>Changes from Revision C (October 2018) to Changed status of DBV package to Product Changes from Revision B (August 2018) to Added DBV package to document as Previous Changes from Revision A (August 2016) to Added Device Junction Temperature Rangement Changes from Revision Change from Revision Revision Temperature Rangement Change from Revision Rev</li></ul> | and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> talmeter in <i>Electrical Characteristics</i> talmeter in <i>Electrical Characteristics</i> table | Page Page 1 | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changed</li> <li>Changes from Revision C (October 2018) to</li> <li>Changed status of DBV package to Product</li> </ul> </li> <li>Changes from Revision B (August 2018) to</li> <li>Added DBV package to document as Preventage from Revision A (August 2016) to</li> <li>Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics condition</li> </ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> talmeter in <i>Electrical Characteristics</i> table | Page Page1 | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changed from Revision C (October 2018) to</li> <li>Changed status of DBV package to Product</li> </ul> </li> <li>Changes from Revision B (August 2018) to</li> <li>Added DBV package to document as Preventage from Revision A (August 2016) to</li> <li>Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics condition to the condition of of</li></ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> table | 4 ole | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and chan</li> </ul> </li> <li>Changes from Revision C (October 2018) to Changed status of DBV package to Produce</li> <li>Changes from Revision B (August 2018) to Added DBV package to document as Previous Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics conditions the Changed Electrical Characteristics conditions and are characteristics.</li> </ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> table | Page Page 1 Page 40°C to 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and chand</li> </ul> </li> <li>Changes from Revision C (October 2018) to Changed status of DBV package to Product the Added DBV package to document as Previous Added DBV package to document as Previous Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics condition that the Added last 6 rows to V<sub>DO</sub> parameter</li></ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> table | Page | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and changed from Revision C (October 2018) to</li> <li>Changed status of DBV package to Product</li> </ul> </li> <li>Changes from Revision B (August 2018) to</li> <li>Added DBV package to document as Previous Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics condition +150°C, T<sub>A</sub> = -40°C to +125°C</li> <li>Added last 6 rows to V<sub>DO</sub> parameter</li> <li>Added second row to IGND parameter, add</li> <li>Changed Typical Characteristics condition 8</li> </ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> talking the result of | Page | | <ul> <li>Changed description of EN pin in Pin Function <ul> <li>Deleted typical specifications from V<sub>EN(HI)</sub> are</li> <li>Added maximum specification to I<sub>LIM</sub> parare</li> <li>Added and Output Enable to title and chand</li> </ul> </li> <li>Changes from Revision C (October 2018) to the Changed status of DBV package to Produce</li> <li>Changes from Revision B (August 2018) to the Added DBV package to document as Prevent Added Device Junction Temperature Range</li> <li>Changed T<sub>J</sub> maximum specification from 1</li> <li>Changed Electrical Characteristics condition the Added last 6 rows to V<sub>DO</sub> parameter</li> <li>Added second row to IGND parameter, added the Changed Typical Characteristics condition the Changed Typical Characteristics condition the Changed operating junction temperature for the Changed operating junction temperature for the Changed operating junction temperature for the Changed operating junction temperature for the Changed operating junction temperature for the Changed Typical Characteristics condition the Changed operating junction temperature for the Changed Typical Characteristics condition Characteristics characteristics condition the Characteristics charac</li></ul> | and $V_{EN(LO)}$ parameters in <i>Electrical Characteristics</i> taloneter in <i>Electrical Characteristics</i> table | Page | # Changes from Revision \* (August 2016) to Revision A (August 2016) Released to production ......1 # **5 Pin Configuration and Functions** NC - No internal connection. Figure 5-1. DRV Package, 6-Pin WSON, Top View Figure 5-2. DBV Package, 5-Pin SOT-23, Top View Table 5-1. Pin Functions | 140.0 0 111 111 411041010 | | | | | | |---------------------------|------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | NO. | | | | | | NAME | DRV | DBV | I/O | DESCRIPTION | | | EN | 4 | 3 | I | Enable pin. Drive EN greater than $V_{\text{EN(HI)}}$ to turn on the regulator. Drive EN less than $V_{\text{EN(LO)}}$ to put the LDO into shutdown mode. | | | GND | 3 | 2 | _ | Ground pin | | | IN | 6 | 1 | I | Input pin. A small capacitor is recommended from this pin to ground. See the <i>Input and Output Capacitor Selection</i> section for more details. | | | NC | 2, 5 | 4 | _ | No internal connection | | | OUT | 1 | 5 | 0 | Regulated output voltage pin. For best transient response, use a small 1-µF ceramic capacitor from this pin to ground. See the <i>Input and Output Capacitor Selection</i> section formore details. | | | Thermal pa | ıd | _ | _ | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance. | | #### **6 Specifications** #### **6.1 Absolute Maximum Ratings** over operating junction temperature range (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup> | 1 0, | 5 \ | ,, | • | | |-------------------------------|------------------------------------|------|-----------------------|------| | | | MIN | MAX | UNIT | | | V <sub>IN</sub> | -0.3 | 6.0 | | | Voltage | V <sub>EN</sub> | -0.3 | V <sub>IN</sub> + 0.3 | V | | | V <sub>OUT</sub> | -0.3 | 3.6 | | | Current | I <sub>OUT</sub> | | Internally limited | Α | | Output short-circuit duration | | | Indefinite | | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------|------------------------------|-------|------| | | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , class | sification level 2 | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Channel device meddel (CDM) man AEC 0400 044 | All pins | ±500 | V | | | | classification level C4B | Corner pins (1, 3, 4, and 6) | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### **6.3 Recommended Operating Conditions** over operating junction temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|----------------------|-----|-----------------|------| | V <sub>IN</sub> | Input range | 1.4 | 5.5 | V | | V <sub>OUT</sub> | Output range | 1.0 | 3.3 | V | | I <sub>OUT</sub> | Output current | 0 | 300 | mA | | V <sub>EN</sub> | Enable range | 0 | V <sub>IN</sub> | V | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### **6.4 Thermal Information** | | | TLV73 | TLV733P-Q1 | | | | |------------------------|----------------------------------------------|------------|-------------------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | DRV (WSON) DBV (SOT-23) | | | | | | | 6 PINS | 5 PINS | | | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 92.5 | 198.3 | °C/W | | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 123.9 | 118.4 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 61.9 | 65.8 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 9.7 | 42.4 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 62.3 | 65.5 | °C/W | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 30.9 | n/a | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** at operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to +150°C, T<sub>A</sub> = $-40^{\circ}$ C to +125°C), V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 0.5 V or 2.0 V (whichever is greater), I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = V<sub>IN</sub>, and C<sub>IN</sub> = C<sub>OUT</sub> = 1 $\mu$ F (unless otherwise noted); all typical values are at T<sub>J</sub> = 25°C | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|--------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|-------|------|------|-------------------|--| | V <sub>IN</sub> | Input voltage | | | 1.4 | | 5.5 | V | | | | DC output accuracy | T <sub>J</sub> = 25°C | | -1% | | 1% | | | | | DC output accuracy | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 15 | 50°C | -1.4% | | 1.4% | | | | 11)// 0 | I Indonvoltono lo akout | V <sub>IN</sub> rising | | | 1.3 | 1.4 | V | | | UVLO | Undervoltage lockout | V <sub>IN</sub> falling | | | 1.25 | | V | | | $\Delta V_{O(\Delta VI)}$ | Line regulation | $\Delta VI = V_{OUT(nom)}$<br>5.5 V | + 0.5 V or 2.0 V (whichever is greater) to | | 1 | | mV | | | $\Delta V_{O(\Delta IO)}$ | Load regulation | $\Delta IO = 1 \text{ mA to } 3$ | 300 mA | | 25 | | mV | | | | | | $V_{OUT} = 1.1 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le +125^{\circ}\text{C}$ | | | 510 | | | | | | | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V, –40°C ≤ T <sub>J</sub> ≤ 125°C | | | 450 | | | | | | | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V, –40°C ≤ T <sub>J</sub> ≤ 125°C | | | 400 | | | | | | | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V, –40°C ≤ T <sub>J</sub> ≤ 125°C | | | 300 | | | | | | | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V, −40°C ≤ T <sub>J</sub> ≤ 125°C | | | 290 | | | | | | V <sub>OUT</sub> = 0.98 × | V <sub>OUT</sub> = 3.3 V, –40°C ≤ T <sub>J</sub> ≤ 125°C | | 125 | 270 | mV | | | $V_{DO}$ | Dropout voltage <sup>(1)</sup> | $V_{OUT(nom)}$ ,<br>$I_{OUT} = 300 \text{ mA}$ | V <sub>OUT</sub> = 1.1 V, –40°C ≤ T <sub>J</sub> ≤ 150°C | | | 560 | | | | | 10 | 1001 | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V, –40°C ≤ T <sub>J</sub> ≤ 150°C | | | 490 | _ | | | | | | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V, –40°C ≤ T <sub>J</sub> ≤ 150°C | | | 440 | | | | | | | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V, –40°C ≤ T <sub>J</sub> ≤ 150°C | | | 340 | | | | | | | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V, –40°C ≤ T <sub>J</sub> ≤ 150°C | | | 330 | | | | | | | $V_{OUT} = 3.3 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ | | | 320 | | | | | | I <sub>OUT</sub> = 0 mA, –4 | $I_{OUT} = 0 \text{ mA}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | | 34 | 62 | | | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 0 mA, –4 | .0°C ≤ T <sub>J</sub> ≤ 150°C | | | 78 | μA | | | I <sub>SHDN</sub> | Shutdown current | V <sub>EN</sub> ≤ 0.35 V, 2. | 0 V ≤ V <sub>IN</sub> ≤ 5.5 V, T <sub>J</sub> = 25°C | | 0.1 | 1 | μA | | | | | | f = 100 Hz | | 68 | | | | | PSRR | Power-supply rejection ratio | $V_{OUT} = 1.8 \text{ V},$<br>$I_{OUT} = 300 \text{ mA}$ | f = 10 kHz | | 35 | | dB | | | | rejection ratio | 1001 - 300 1114 | f = 100 kHz | | 28 | | | | | V <sub>n</sub> | Output noise voltage | BW = 10 Hz to | 100 kHz, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA | | 120 | | μV <sub>RMS</sub> | | | V <sub>EN(HI)</sub> | EN pin high voltage (enabled) | | | 0.9 | | | V | | | V <sub>EN(LO)</sub> | EN pin low voltage (disabled) | | | | | 0.35 | V | | | I <sub>EN</sub> | EN pin current | V <sub>EN</sub> = 5.5 V | | | 0.01 | | μA | | | | Pulldown resistor | V <sub>IN</sub> = 2.3 V | | | 120 | | Ω | | | I <sub>LIM</sub> | Output current limit | | | 360 | | 700 | mA | | | | Short-circuit current | V <sub>OUT</sub> shorted to | GND, V <sub>OUT</sub> = 1.0 V | | 150 | | A | | | los | limit | V <sub>OUT</sub> shorted to | GND, V <sub>OUT</sub> = 3.3 V | | 170 | | mA | | | _ | <b>T</b> | Shutdown, temp | perature increasing | | 160 | | | | | $T_{sd}$ | Thermal shutdown | Reset, tempera | ture decreasing | | 140 | | °C | | <sup>(1)</sup> Dropout voltage for the TLV73310P is not valid at room temperature. The device engages undervoltage lockout (V<sub>IN</sub> < UVLO<sub>FALL</sub>) before the dropout condition is met. # **6.6 Timing Requirements** | | | | MIN | NOM | MAX | UNIT | |------------------|---------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t | Startup time | Time from EN assertion to 98% × V <sub>OUT(nom)</sub> , V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 0 mA | | 250 | | 110 | | <sup>I</sup> STR | Startup tille | Time from EN assertion to 98% × $V_{OUT(nom)}$ , $V_{OUT}$ = 3.3 V, $I_{OUT}$ = 0 mA | | 800 | | μs | #### 6.7 Typical Characteristics at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +150°C), $V_{IN} = V_{OUT(nom)} + 0.5 \text{ V}$ or 2.0 V (whichever is greater), $I_{OUT} = 1 \text{ mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1 \mu\text{F}$ (unless otherwise noted) Figure 6-1. 1.8-V Regulation vs V<sub>IN</sub> (Line Regulation) and Temperature Figure 6-2. Ground Pin Current vs I<sub>OUT</sub> and Temperature Figure 6-3. Ground Pin Current vs V<sub>IN</sub> Figure 6-4. Shutdown Current vs V<sub>IN</sub> and Temperature Figure 6-5. Enable Threshold vs Temperature Figure 6-6. Output Voltage vs 1.0-V Foldback Current Limit and Temperature $V_{IN}$ = 2.0 V, 1- $\mu$ F output capacitor, output current slew rate = 0.25 A/µs Time (20 µs/div) V<sub>IN</sub> = 2.0 V, no output capacitor, output current slew rate = 0.25 A/µs #### Figure 6-13. 1.0-V, 50-mA to 300-mA Load **Transient** V<sub>IN</sub> = 3.8 V,1-μF output capacitor, output current slew rate = #### Figure 6-14. 1.0 V, 50-mA to 300-mA Load Transient V<sub>IN</sub> = 3.8 V, no output capacitor, output current slew rate = 0.25 A/µs # Figure 6-15. 3.3 V, 50-mA to 300-mA Load Transient | Figure 6-16. 3.3 V, 50-mA to 300-mA Load Transient 0.25 A/µs $R_L$ = 6.2 $\Omega$ , $V_{EN}$ = $V_{IN}$ , 1- $\mu F$ output capacitor Figure 6-17. V<sub>IN</sub> Power-Up and Power-Down Time (100 µs/div) $R_L = 6.2 \Omega$ , 1- $\mu$ F output capacitor V<sub>OUT</sub> (500 mV/div) Figure 6-18. Startup with EN #### 7 Detailed Description # 7.1 Overview The TLV733P-Q1 belongs to a family of low dropout (LDO) linear regulators. These devices consume low quiescent current and deliver excellent line and load transient performance. These characteristics, combined with low noise and good PSRR with low dropout voltage, make this family of devices ideal for portable consumer applications. This family of regulators offers foldback current limit, shutdown, and thermal protection. The operating junction temperature for this family of devices is $-40^{\circ}$ C to $+150^{\circ}$ C. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Undervoltage Lockout (UVLO) The TLV733P-Q1 family uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. During UVLO disable, the output is connected to ground with a $120-\Omega$ pulldown resistor. #### 7.3.2 Shutdown and Output Enable The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{EN(HI)}$ . Turn off the device by forcing the EN pin to drop below $V_{EN(LO)}$ . If shutdown capability is not required, connect EN to IN. There is no internal pulldown resistor connected to the EN pin. The TLV733P-Q1 has an internal pulldown MOSFET that connects a 120- $\Omega$ resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_{I}$ ) in parallel with the 120- $\Omega$ pulldown resistor. The time constant is calculated in Equation 1: $$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$ #### 7.3.3 Internal Foldback Current Limit The TLV733P-Q1 has an internal foldback current limit that protects the regulator during fault conditions. The current allowed through the device is reduced when the output voltage falls. When the output is shorted, the LDO supplies a typical current of 150 mA. The output voltage is not regulated when the device is in current limit. In this condition, the output voltage is the product of the regulated current and the load resistance. When the device output is shorted, the PMOS pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{OS}]$ until thermal shutdown is triggered and the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see the *Thermal Information* table for more details. The foldback current-limit circuit limits the current allowed through the device to current levels lower than the minimum current limit at a nominal $V_{OUT}$ current limit ( $I_{LIM}$ ) during startup. See Figure 6-6 to Figure 6-8 for typical foldback current limit values. If the output is loaded by a constant-current load during startup, or if the output voltage is negative when the device is enabled, then the load current demanded by the load can exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the TLV733P-Q1 has fully risen to the nominal output voltage. The TLV733P-Q1 PMOS pass element has an intrinsic body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. Do not force the output voltage to exceed the input voltage because excessively high current can flow through the body diode. #### 7.3.4 Thermal Shutdown Thermal shutdown protection disables the output when the junction temperature rises to approximately 160°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating. Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the $(V_{IN} - V_{OUT})$ voltage and the load current. For reliable operation, limit junction temperature to 150°C (maximum). To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The TLV733P-Q1 internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the TLV733P-Q1 into thermal shutdown degrades device reliability. #### 7.4 Device Functional Modes #### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage has previously exceeded the UVLO rising voltage and has not decreased below the UVLO falling threshold. - The input voltage is greater than the nominal output voltage added to the dropout voltage. - The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold. - The output current is less than the current limit. - The device junction temperature is less than the thermal shutdown temperature. #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations. #### 7.4.3 Disabled The device is disabled under the following conditions: - The input voltage is less than the UVLO falling voltage, or has not yet exceeded the UVLO rising threshold. - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature. When the device is disabled, the active pulldown resistor discharges the output. Table 7-1 shows the conditions that lead to the different modes of operation. Table 7-1. Device Functional Mode Comparison | the state of s | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|-------------------------------------|------------------------|--|--|--| | OPERATING MODE | PARAMETER | | | | | | | | OPERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | T <sub>J</sub> | | | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$<br>and $V_{IN} > UVLO_{RISE}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 160°C | | | | | Dropout mode | $UVLO_{RISE} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$ | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 160°C | | | | | Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < UVLO <sub>FALL</sub> | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _ | T <sub>J</sub> > 160°C | | | | #### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Input and Output Capacitor Selection The TLV733P-Q1 uses an advanced internal control loop to obtain stable operation both with and without the use of input or output capacitors. Dynamic performance is improved with the use of an output capacitor, and can be improved with an input capacitor. An output capacitance of 0.1 µF or larger generally provides good dynamic response. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. Although an input capacitor is not required for stability, increased output impedance from the input supply can compromise the performance of the TLV733P-Q1. Good analog design practice is to connect a 0.1- $\mu$ F to 1- $\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is greater than $0.5~\Omega$ . Use a higher-value capacitor if large, fast rise-time load transients are anticipated, or if the device is located several inches from the input power source. Figure 8-1 shows the transient performance improvements with an external 1- $\mu$ F capacitor on the output versus no output capacitor. The data in this figure are taken with an increasing load step from 50 mA to 300 mA, and the peak output voltage deviation (load transient response) is measured. For low output current slew rates, (< 0.1 A/ $\mu$ s), the transient performance of the device is similar with or without an output capacitor. When the current slew rate is increased, the peak voltage deviation is significantly increased. For loads that exhibit fast current slew rates above 0.1 A/ $\mu$ s, use an output capacitor. For best performance, the maximum recommended output capacitance is 100 $\mu$ F. Output current stepped from 50 mA to 300 mA, output voltage change measured at positive dl/dt Figure 8-1. Output Voltage Deviation vs Load Step Slew Rate Some applications benefit from the removal of the output capacitor. In addition to space and cost savings, the removal of the output capacitor lowers inrush current as a result of eliminating the required current flow into the output capacitor at startup. In these cases, take care to ensure that the load is tolerant of the additional output voltage deviations. #### 8.1.2 Dropout Voltage The TLV733P-Q1 uses a PMOS pass transistor to achieve low dropout. When $(V_{IN}-V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the $R_{DS(ON)}$ of the PMOS pass element. $V_{DO}$ scales approximately with output current because the PMOS device behaves like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade when $(V_{IN}-V_{OUT})$ approaches dropout operation. #### 8.2 Typical Applications #### 8.2.1 DC-DC Converter Post Regulation Figure 8-2. DC-DC Converter Post Regulation #### 8.2.1.1 Design Requirements Table 8-1. Design Parameters | PARAMETER | DESIGN REQUIREMENT | | | |------------------------------------|----------------------------------------------|--|--| | Input voltage | 1.8 V, ±5% | | | | Output voltage | 1.5 V, ±1% | | | | Output current | 200-mA dc, 300-mA peak | | | | Output voltage transient deviation | < 10%, 1-A/µs load step from 50 mA to 200 mA | | | | Maximum ambient temperature | 85°C | | | #### 8.2.1.2 Design Considerations The TLV733P-Q1 can provide post regulation after a dc-dc converter, as shown in Figure 8-2. For this application, input and output capacitors are required to achieve the output voltage transient requirements. Capacitance values of 1 µF are selected to give the maximum output capacitance in a small, low-cost package. #### 8.2.1.3 Application Curve Figure 8-3 shows the TLV733P-Q1 startup, regulation, and shutdown as specified in Figure 8-2. Figure 8-3. 1.8-V to 1.5-V Regulation at 300 mA #### 8.2.2 Capacitor-Free Operation from a Battery Input Supply Figure 8-4. Capacitor-Free Operation from a Battery Input Supply #### 8.2.2.1 Design Requirements **Table 8-2. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | | | |-----------------------------|--------------------------------------|--|--| | Input voltage | 3.0 V to 1.8 V (two 1.5-V batteries) | | | | Output voltage | 1.0 V, ±1% | | | | Input current | 200 mA, maximum | | | | Output load | 100-mA dc | | | | Maximum ambient temperature | 70°C | | | #### 8.2.2.2 Design Considerations The TLV733P-Q1 can be directly powered off of a battery, as shown in Figure 8-4. An input capacitor is not required for this design because of the direct low impedance connection to the battery. Eliminating the output capacitor allows for the minimal possible inrush current during startup, ensuring that the 200-mA maximum input current is not exceeded. #### 8.2.2.3 Application Curve Figure 8-5 shows no inrush with the capacitor-free startup. Figure 8-5. No Inrush Startup, 3.0-V to 1.0-V Regulation #### **Power Supply Recommendations** Connect a low output impedance power supply directly to the IN pin of the TLV733P-Q1. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during startup or load transient events. If inductive impedances are unavoidable, use an input capacitor. #### 9 Layout #### 9.1 Layout Guidelines - · Place input and output capacitors as close to the device as possible. - Use copper planes for device connections, in order to optimize thermal performance. - Place thermal vias around the device to distribute the heat. Figure 9-1 and Figure 9-2 show examples of how the TLV733P-Q1 is laid out on a printed circuit board (PCB). #### 9.2 Layout Examples Oesignates thermal vias. Figure 9-1. WSON Layout Example Figure 9-2. SOT-23 Layout Example #### 10 Device and Documentation Support #### 10.1 Device Support #### 10.1.1 Development Support #### 10.1.1.1 Evaluation Module An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV733P-Q1. The TLV73312PEVM-643 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore. #### 10.1.2 Device Nomenclature Table 10-1. Device Nomenclature (1) (2) | PRODUCT | V <sub>OUT</sub> | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TLV733P-Q1 <b>xx(x)Pyyyz</b> Q1 | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).</li> <li>P indicates an active output discharge feature. All members of the TLV733P-Q1 family will actively discharge the output when the device is disabled.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. - (2) Output voltages from 1.0 V to 3.3 V in 50-mV increments are available. Contact the factory for details and availability. #### 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TLV73310PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1P5F | | TLV73310PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1P5F | | TLV73310PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12P | | TLV73310PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12P | | TLV73311PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1P6F | | TLV73311PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 150 | 1P6F | | TLV73311PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12Q | | TLV73311PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12Q | | TLV73312PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1P7F | | TLV73312PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1P7F | | TLV73312PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12R | | TLV73312PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12R | | TLV73315PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1P8F | | TLV73315PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 150 | 1P8F | | TLV73315PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 128 | | TLV73315PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 128 | | TLV73318PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1P9F | | TLV73318PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1P9F | | TLV73318PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12T | | TLV73318PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12T | | TLV73325PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1PAF | | TLV73325PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 150 | 1PAF | | TLV73325PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12U | | TLV73325PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12U | | TLV73328PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1PBF | | TLV73328PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1PBF | | TLV73328PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12V | | TLV73328PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12V | | TLV73330PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1PCF | | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLV73330PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1PCF | | TLV73333PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1PDF | | TLV73333PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 1PDF | | TLV73333PQDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12W | | TLV73333PQDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 150 | 12W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV733P-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** 19-Jul-2025 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product #### **TAPE AND REEL INFORMATION** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV73310PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73310PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73311PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73311PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73312PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73315PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73315PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73318PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73325PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73328PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** 27-Mar-2025 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV73328PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73328PQDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TLV73330PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV73333PQDRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV73310PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73310PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73311PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73311PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73312PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73315PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73315PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73318PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73325PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | TLV73328PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73328PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73328PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | # PACKAGE MATERIALS INFORMATION 27-Mar-2025 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV73330PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV73333PQDRVRQ1 | WSON | DRV | 6 | 3000 | 200.0 | 183.0 | 25.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>9.</sup> Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.