## 4.4V-80V Vin, 2A, High Efficiency Synchronous Step-down **DCDC Converter** ### **FEATURES** - Wide Input Voltage Range: 4.4V-80V - Continuous Output Current: 2A - 1V±1% Feedback Reference Voltage at room temperature - Integrated MOSFETs $320m\Omega$ / $160m\Omega$ Rdson - Low shutdown current: 0.6uA - Low Quiescent Current: 42uA - Pulse Skipping Mode (PSM) for Light-Load - Adjustable Frequency 200kHz to 1MHz - **External Clock Synchronization** - 3ms Internal Soft-start Time - Power Good Indicator - Random Spread Spectrum option for reduced EMI - 97% maximum duty cycle - Low Dropout Function and Minimum On Time **Function** - Precision Enable Threshold for adjustable Input Voltage Under-Voltage Lock Out Protection (UVLO) Threshold and Hysteresis - Support start-up with pre-biased output - Over-voltage and Over-Temperature Protection - ESOP-8L Package ### APPLICATIONS - Industrial transportation - Wireless infrastructure and networking - Power delivery - Factory automation and control ### **DESCRIPTION** The SCT2820 is 2A synchronous buck converters with wide input voltage, ranging from 4.4V to 80V, which integrates a $320m\Omega$ high-side MOSFET and a $160m\Omega$ low-side MOSFET. The SCT2820, adopting the peak current mode control, supports the Pulse Skipping Modulation (PSM) with typical 42uA low guiescent current which assists the converter on achieving high efficiency at light load or standby condition. The SCT2820 features an internal 3ms soft-start time to avoid large inrush current and output voltage overshoot during startup. The switching frequency can be adjusted from 200kHz to 1MHz. The SCT2820 integrates LDO function and minimum on time function, so it can support normal operation within a wide range of duty cycles. The SCT2820 is an Electromagnetic Interference (EMI) friendly buck converter with implementing optimized design for EMI reduction. The SCT2820 features Spread \_ Frequency Spectrum FSS pseudorandom frequency hopping with ±8% jittering span of the switching frequency to reduce the conducted EMI. The SCT2820 offers cycle-by-cycle current limit and hiccup over current protection, thermal shutdown protection, output over-voltage protection and input voltage under-voltage protection. The device is available in ESOP-8L package. ### TYPICAL APPLICATION 4.4V-80V, Synchronous Buck Converter Efficiency, Fsw=400kHz, Vout=5V ### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Revision 0.8: Customer Samples. ### **DEVICE ORDER INFORMATION** | ORDERABLE<br>DEVICE | PACKAGING<br>TYPE | STANDARD<br>PACK QTY | PACKAGE<br>MARKING | PINS | PACKAGE<br>DESCRIPTION | MSL | |---------------------|-------------------|----------------------|--------------------|------|------------------------|-----| | SCT2820STER | Tape & Reel | 4000 | 2820 | 8 | ESOP-8L | TBD | ### ABSOLUTE MAXIMUM RATINGS Over operating free-air temperature unless otherwise noted (1) | DESCRIPTION | MIN | MAX | UNIT | |---------------------------------------|------|-----|------| | VIN, EN (2) | -0.3 | 85 | V | | воот | -0.3 | 91 | V | | SW | -0.3 | 85 | V | | SW (<10ns) <sup>(3)</sup> | -3 | 85 | V | | BOOT-SW | -0.3 | 6 | V | | FB, RT/SYNC | -0.3 | 6 | V | | PG | -0.3 | 20 | V | | Operating junction temperature TJ (4) | -40 | 150 | °C | | Storage temperature TSTG | -65 | 150 | °C | ### PIN CONFIGURATION Figure 1. 8-Lead Plastic ESOP - (1) Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions. - (2) The max VIN transient voltage is guaranteed by design and verified on bench. - (3) This applies to the ringing voltage generated by itself, not externally applied voltage. - (4) The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous function above the specified maximum operating junction temperature will reduce lifetime. ### **PIN FUNCTIONS** | NAME | NO. | PIN FUNCTION | | |---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | GND | 1 | Ground | | | EN | 2 | Enable input to regulator. High = ON, low = OFF. Can be connected directly to VIN. The tap of resistor divider from VIN to GND connecting EN pin can adjust the input voltage lockout threshold. Do not float. | | | VIN | 3 | Input supply voltage. Connect a local bypass capacitor from VIN pin to GND pin. Path from VIN pin to high frequency bypass capacitor and GND must be as short as possible. | | | RT/SYNC | 4 | Set the internal oscillator clock frequency or synchronize to an external clock. Connect a resistor from this pin to ground to set switching frequency. An external clock can be input directly to the RT/SYNC pin. The internal oscillator synchronizes to the external clock frequency with PLL. If detected clocking edges stops, the operation mode automatically returns to resistor programmed frequency. | | | FB | 5 | Inverting input of the trans-conductance error amplifier. The tap of external feedback resistor divider from the output to GND sets the output voltage. The device regulates FB voltage to the internal reference value of 1V typical. | | | PG | 6 | Open-drain power-good flag output. Connect to a suitable voltage supply through a current limiting resistor. High = power OK, low = power bad. The flag pulls low when EN = low. Can be left open when not used. | |----------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | воот | 7 | Power supply bias for high-side power MOSFET gate driver. Connect a 0.1uF capacitor from BOOT pin to SW pin. Bootstrap capacitor is charged when SW voltage is low. | | SW | 8 | Regulator switching output. Connect SW to an external power inductor. | | Thermal<br>Pad | 9 | Heat dissipation path of die. Electrically connection to GND pin. Must be connected to ground plane on PCB for proper operation and optimized thermal performance. | ### RECOMMENDED OPERATING CONDITIONS Over operating free-air temperature range unless otherwise noted. | PARAMETER | DEFINITION | MIN | MAX | UNIT | |------------------|--------------------------------|-----|-----|------| | V <sub>IN</sub> | Input voltage range | 4.4 | 80 | V | | V <sub>OUT</sub> | Output voltage range | 1 | 40 | V | | TJ | Operating junction temperature | -40 | 125 | °C | ### **ESD RATINGS** | PARAMETER | DEFINITION | MIN | MAX | UNIT | |-----------|------------------------------------------------------------------------------------|-----|-----|------| | Vesd | Human Body Model (HBM), per ANSI-JEDEC-JS-001-<br>2014 specification, all pins (1) | -3 | 3 | kV | | | Charged Device Model (CDM), per ANSI-JEDEC-JS-002-2014 specification, all pins (2) | -1 | 1 | kV | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ### THERMAL INFORMATION | PARAMETER | THERMAL METRIC | ESOP-8L | UNIT | |------------------------------------|----------------------------------------------------|---------|------| | R <sub>θJA</sub> <sup>(1)(2)</sup> | Junction to ambient thermal resistance | 35.28 | | | Ψ <sub>JT</sub> (2) | Junction-to-top characterization parameter | 6.04 | | | Ψ <sub>JB</sub> (2) | Junction-to-board characterization parameter | 14.39 | | | R <sub>θJCtop</sub> (1)(2) | Junction to case thermal resistance | 71.13 | °C/W | | R <sub>θJB</sub> <sup>(2)</sup> | Junction-to-board thermal resistance | 14.82 | | | R <sub>θJA_EVM</sub> (3) | Junction to ambient thermal resistance (EVM) 26.33 | | | | Ψ <sub>JT_EVM</sub> <sup>(3)</sup> | Junction-to-top characterization parameter (EVM) | 3.96 | | <sup>(1)</sup> SCT provides $R_{\theta JA}$ and $R_{\theta JC}$ numbers only as reference to estimate junction temperatures of the devices. $R_{\theta JA}$ and $R_{\theta JC}$ are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT2820 is mounted, thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT2820. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual $R_{\theta JA}$ and $R_{\theta JC}$ . For more information www.silicontent.com © 2025 Silicon Content Technology Co., Ltd. All Rights Reserved <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. <sup>(3)</sup> Measured on SCT standard EVM: SCT2820 Demo Board, 1oz copper thickness, 75mm x 65mm, 4-layer PCB. # **SCT2820** ## **ELECTRICAL CHARACTERISTICS** V<sub>IN</sub>=24V, T<sub>J</sub>=-40°C~125°C, typical value is tested under 25°C. | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------|------|-------|------|-------| | Power Supply | <u> </u> | | | | | | | Vin | Operating input voltage | | 4.4 | | 80 | V | | V | Input UVLO Threshold | V <sub>IN</sub> rising | | 3.55 | 4.4 | V | | VIN_UVLO | Hysteresis | | | 300 | | mV | | Ishdn | Shutdown current from VIN pin | EN=0 | | 0.6 | 1.3 | μΑ | | la | Quiescent current from VIN pin | EN floating, non-switching, BOOT-SW=5V | | 42 | 63 | μA | | Active_EVM* | Active current from VIN pin | V <sub>IN</sub> =48V, V <sub>OUT</sub> =5V, no-load | | 50 | | uA | | Power MOSF | FTs | | | | | | | R <sub>DSON_</sub> H | High-side MOSFET on-<br>resistance | V <sub>BOOT</sub> -V <sub>SW</sub> =4.2V | | 320 | | mΩ | | Rdson_l | Low-side MOSFET on-<br>resistance | | | 160 | | mΩ | | Reference | | | | | | | | V <sub>REF</sub> | Reference voltage of FB | T <sub>J</sub> =25°C | 0.99 | 1 | 1.01 | V | | Current Limit | and Over Current Protection | | · · | | | | | _ | And Over Current Protection High-side power MOSFET peak | T 05°0 | | 0.0 | | | | ILIM_HS | current limit threshold | T <sub>J</sub> =25°C | | 3.2 | | Α | | I <sub>LIM_LSSRC</sub> | Low-side power MOSFET souring current limit threshold | | 2.05 | 2.3 | 2.5 | Α | | I <sub>zc</sub> | Zero cross detector threshold | | | 20 | | mA | | VHiccup | Hiccup trigger threshold voltage on FB pin | | | 0.375 | | V | | t <sub>Hiccup_delay</sub> | Delay time of Hiccup trigger | | | 256 | | cycle | | t <sub>Hiccup_wait</sub> | Hiccup protection turn-off time | | | 68 | | ms | | IPEAK_MIN | Minimum inductor peak current at PSM mode | | | 0.5 | | А | | Enable and S | oft Startup | | | | | | | V <sub>EN_</sub> H | Enable high threshold | | | 1.25 | 1.5 | V | | V <sub>EN_L</sub> | Enable low threshold | | 0.85 | 1.1 | | V | | V <sub>EN_WAKE_H</sub> | Internal logic wake-up voltage | | | 0.79 | 1.1 | V | | V <sub>EN_WAKE_L</sub> | Internal logic shutdown voltage | | 0.32 | 0.66 | | V | | tss | Internal soft start time | | | 3 | | ms | | tss2 | Time from first SW pulse to release of hiccup lockout if output not in regulation | | | 11.5 | | ms | | Switching Fre | equency and External Clock Synchr | onization | | | | | | F <sub>SW</sub> | Switching frequency | T <sub>J</sub> =25°C | 200 | | 1000 | kHz | | F <sub>JITTER</sub> | Frequency spread spectrum in percentage of Fsw | | 177 | ±8 | | % | | V <sub>SYNC_H</sub> | RT input voltage of high level | | | | 2.75 | V | | V <sub>SYNC_L</sub> | RT input voltage of low level | | 0.45 | | | V | | ton_min* | Minimum on-time | | | 160 | | ns | | toff_min* | Minimum off-time | | | 250 | | ns | 4 For more information <u>www.silicontent.com</u> © 2025 Silicon Content Technology Co., Ltd. All Rights Reserved | SYMBOL | PARAMETER | TEST CONDITION | MIN TYP | MAX | UNIT | |--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------|-----|------| | t <sub>LDO</sub> * | Maximum on time in LDO mode | | 7.4 | | us | | Power Good | • | | | | | | \/ | Power-good flag under voltage | POWER GOOD (% of FB voltage) | 89 | | % | | $V_{PG\_UV}$ | tripping threshold | POWER BAD (% of FB voltage) | 87 | | % | | V <sub>PG_OV</sub> Power-good flag over voltage tripping threshold | Power-good flag over voltage | POWER BAD (% of FB voltage) | 112 | | % | | | POWER GOOD (% of FB voltage) | 110 | | % | | | V <sub>PG_LOW</sub> | Power-good low level output voltage | IPull-Up = 1 mA | 85 | | mV | | tPG_delay | Delay time of Power-good signal | | 50 | | us | | R <sub>PG</sub> | Power-Good on-resistance | | 85 | | Ω | | Protection | | | | | | | Feedback overvoltage with | | V <sub>FB</sub> /V <sub>REF</sub> rising | 112 | | % | | | respect to reference voltage | V <sub>FB</sub> /V <sub>REF</sub> falling | 110 | | % | | Vвоотиv | | BOOT-SW falling | 2.8 | | V | | т * | The amount of the state | T」rising | 168 | | °C | | T <sub>SD</sub> * | Thermal shutdown threshold | Hysteresis | 15 | | °C | <sup>\*</sup>Derived from bench characterization ### TYPICAL CHARACTERISTICS Figure 2. Efficiency, F<sub>SW</sub>=400kHz, V<sub>OUT</sub>=5V Figure 4. Efficiency, Fsw=400kHz, Vout=12V Figure 6. Load Regulation (VIN=24V, VOUT=5V) Figure 3. Efficiency, Fsw=2MHz, Vout=5V Figure 5. Line Regulation (Vout=5V, ILOAD=1A) Figure 7. HS R<sub>DSON</sub> VS Temperature ## **FUNCTIONAL BLOCK DIAGRAM** Figure 8. Functional Block Diagram ### **OPERATION** #### Overview The SCT2820 is a 4.4V-80V input, 2A output, EMI friendly synchronous buck converter with built-in $320m\Omega$ Rdson high-side and $160m\Omega$ Rdson low-side power MOSFETs. It implements constant frequency peak current mode control to regulate output voltage, providing excellent line and load transient response and simplifying the external frequency compensation design. The switching frequency is adjustable from 200kHz to 1MHz with two setting modes, resistor setting frequency mode and the clock synchronization mode, to optimizes either the power efficiency or the external components' sizes. The SCT2820 features an internal 3ms soft-start time to avoid large inrush current and output voltage overshoot during startup. The device also supports monolithic startup with pre-biased output condition. The seamless mode-transition between PWM mode and PSM mode operations ensure high efficiency over wide load current range. The quiescent current is typically 42uA under no load or sleep mode condition to achieve high efficiency at light load. The EN pin is a high-voltage pin with a precision threshold that can be used to adjust the input voltage lockout thresholds with two external resistors to meet accurate higher UVLO system requirements. Connecting EN pin to VIN directly starts up the device automatically. SCT2820 achieves ±8% random spread spectrum modulation expansion centered on the set switching frequency. The purpose of spread spectrum is to eliminate peak emissions at specific frequencies by spreading these emissions across a wider range of frequencies rather than apart with fixed frequency operation. The SCT2820 full protection features include the input under-voltage lockout, the output over-voltage protection, over current protection with cycle-by-cycle current limiting and hiccup mode, output hard short protection and thermal shutdown protection. #### **Peak Current Mode Control** The SCT2820 employs fixed frequency peak current mode control. An internal clock initiates turning on the integrated high-side power MOSFET Q1 in each cycle, then inductor current rises linearly. When the current through high-side MOSFET reaches the threshold level set by the COMP voltage of the internal error amplifier, the high-side MOSFET turns off. The synchronous low-side MOSFET Q2 turns on till the next clock cycle begins or the inductor current falls to zero. The error amplifier serves the COMP node by comparing the voltage of the FB pin with an internal 1.0V reference voltage. When the load current increases, a reduction in the feedback voltage relative to the reference raises COMP voltage till the average inductor current matches the increased load current. This feedback loop well regulates the output voltage to the reference. The device also integrates an internal slope compensation circuitry to prevent subharmonic oscillation when duty cycle is greater than 50% for a fixed frequency peak current mode control. ### Pulse Skipping Mode (PSM) Function The SCT2820 operates in Pulse Skipping Mode (PSM) with light load current to improve efficiency. When the load current decreases, an increment in the feedback voltage leads COMP voltage drop. When COMP falls to a low clamp threshold, device enters PSM. The output voltage decays due to output capacitor discharging during skipping period. Once FB voltage drops lower than the reference voltage, and the COMP voltage rises above low clamp threshold, then high-side power MOSFET turns on in next clock pulse. After several switching cycles with typical lpeak inductor current, COMP voltage drops and is clamped again and pulse skipping mode repeats if the output continues light loaded. To better reduce power consumption within the full input voltage range, SCT2820 will correspond to different lpeak at different input voltages. According to the duty cycle, the minimum value of Ipeak is 0.5A and the maximum value is 0.8A. This control scheme helps achieving higher efficiency by skipping cycles to reduce switching power loss and gate drive charging loss. The controller consumption quiescent current is 42uA during skipping period with no switching to improve efficiency further. ### **Enable and Under Voltage Lockout Threshold** The SCT2820 is enabled when the VIN pin voltage rises above 3.55V and the EN pin voltage exceeds the enable threshold of 1.25V. The device is disabled when the VIN pin voltage falls below 3.25V or when the EN pin voltage is below 1.1V. For the device to remain in shutdown mode, apply a voltage below 0.66V to the EN pin. In shutdown mode, the quiescent current drops to 0.6uA (typical). At a voltage above 0.79 and below 1.25V, the internal logic circuit will be turned on, which will consume a certain amount of current. The EN pin is a high voltage pin and cannot be left open or floating. The simplest way to enable the operation of the SCT2820 is to connect the EN to VIN. This allows self-start-up of the SCT2820 when VIN is within the operating range. For a higher system UVLO threshold, connect an external resistor divider (R1 and R2) shown in Figure 9 from VIN to EN. The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2 respectively. $$R_1 = R_2 \times (\frac{V_{rise}}{1.25} - 1) \tag{1}$$ $$V_{fall} = 1.1 \times (\frac{V_{rise}}{1.25}) \tag{2}$$ Where: - V<sub>rise</sub> is rising threshold of Vin UVLO - V<sub>fall</sub> is falling threshold of Vin UVLO Figure 9. System UVLO by enable divide ### **Output Voltage** The SCT2820 regulates the internal reference voltage at 1V with $\pm 1\%$ tolerance over the operating temperature and voltage range. The output voltage is set by a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. Use Equation 3 to calculate resistance of resistor dividers. To improve efficiency at light loads, larger value resistors are recommended. However, if the values are too high, the regulator will be more susceptible to noise affecting output voltage accuracy. $$R_{FB\_TOP} = \left(\frac{V_{OUT}}{V_{RFF}} - 1\right) * R_{FB\_BOT} \tag{3}$$ Where: - R<sub>FB TOP</sub> is the resistor connecting the output to the FB pin. - R<sub>FB BOT</sub> is the resistor connecting the FB pin to the ground. ### Internal Soft Start and Soft Start Tracking The SCT2820 integrates an internal soft-start circuit that ramps the reference voltage from zero voltage to 1.0V reference voltage in tss. Soft start is triggered by any of the following conditions: - The device is activated through EN or VIN UVLO. - Recovery from a hiccup waiting period or shutdown due to overtemperature protection. During soft start, hiccup is disabled. These actions together provide start-up with limited inrush currents and allow the use of larger output capacitors and higher loading conditions that cause current to border on current limit during start-up without triggering hiccup. Hiccup is enabled once output reaches regulation or time exceeds t<sub>SS2</sub>, whichever happens first. When the output voltage drops below the set value, the soft start voltage will track the decrease in output voltage in a certain proportion. This situation may occur under the following conditions: • When the input voltage is too low to maintain the set output voltage. • When overcurrent occurs causing a decrease in output voltage. When the above conditions are removed, the output voltage will still increase under soft start. But it should be noted that if the output voltage drops below 37.5% due to overcurrent, hiccup will be triggered. ### **Switching Frequency and Clock Synchronization** The switching frequency of the SCT2820 is set by placing a resistor between RT/SYNC pin and the ground or synchronizing to an external clock. In resistor setting frequency mode, a resistor placed between RT/SYNC pin to the ground sets the switching frequency over a wide range from 200kHz to 1MHz. The RT/SYNC pin voltage is typical 1V. RT/SYNC pin is not allowed to be left floating or shorted to the ground. Use Equation 4 or the plot in Figure 10. to determine the resistance for a switching frequency needed. $$R_1(\mathrm{k}\Omega) = 30970 \times F_{sw}(\mathrm{kHz})^{-1.027} \tag{4}$$ where, Fsw is switching clock frequency. Figure 10. Setting Frequency and Clock Synchronization In clock synchronization mode, the switching frequency synchronizes to an external clock applied to RT/SYNC pin. The synchronization frequency range is from 200kHz to 1MHz, and the rising edge of the SW synchronizes to the falling edge of the external clock at RT/SYNC pin with typical 20ns time delay. A square wave clock signal to RT/SYNC pin must have high level no lower than 2.75V, low level no higher than 0.45V, and pulse width larger than 100ns. In applications where both resistor setting frequency mode and clock synchronization mode are needed, the device can be configured as shown in Figure 10. Before an external clock is present, the device works in resistor setting frequency mode. When an external clock presents, the device automatically transitions from resistor setting mode to external clock synchronization mode. An internal phase locked loop PLL locks internal clock frequency onto the external clock within typical 150us. The converter transitions from the clock synchronization mode to the resistor setting frequency mode when the external clock disappears. ### Frequency Spread Spectrum To reduce EMI, the SCT2820 implements Frequency Spread Spectrum (FSS). The purpose of spread spectrum is to eliminate peak emissions at specific frequencies by spreading these emissions across a wider range of frequencies rather than apart with fixed frequency function. In most systems containing the SCT2820, low frequency-conducted emissions from the first few harmonics of the switching frequency can be easily filtered. The FSS circuit uses pseudo-random frequency hopping to vary the switching frequency within a specific range. The jittering span is ±8% of the switching frequency. The spread spectrum is only available while the clock of the SCT2820 devices is free running at their natural frequency. Any of the following conditions overrides spread spectrum, turning it off: - The clock is reduced during LDO function. - The clock is reduced at light load in PSM. - The clock is reduced during minimum on time function. - The clock is synchronized with an external clock. ### **Bootstrap Voltage Regulator and BOOT UVLO** An external bootstrap capacitor between BOOT pin and SW pin powers the floating gate driver to high-side power MOSFET. The bootstrap capacitor voltage is charged from an integrated voltage regulator when high-side power MOSFET is off and low-side power MOSFET is on. A boot diode is integrated on the SCT2820 die to minimize external component count. The UVLO of high-side MOSFET gate driver has threshold of 2.8V. When the voltage across bootstrap capacitor drops below 2.8V, BST UVLO occurs, the voltage at bootstrap capacitor is insufficient to drive high-side MOSFET fully on. The converter forces turning on low-side MOSFET periodically to refresh the voltage of bootstrap capacitor to guarantee the converter's function. ### **Low Drop-out Function** At a given clock frequency, duty cycle is limited by minimum off time. During the condition of low voltage difference from the input to the output, to maintain the output voltage from falling, the SCT2820 extends on time past the end of the clock cycle until the required peak inductor current is achieved. The clock is allowed to start a new cycle once peak inductor current is achieved or once a predetermined maximum on time (tldo) of approximately 7.4us passes. As a result, to ensure that the output voltage can better follow the changes in input voltage, when SCT2820 operates in LDO function, the switching frequency begins to decrease, with a minimum decrease to 130kHz. The minimum frequency limit avoids possible audio interference. During slow power on and power off applications, due to the LDO function, the output voltage can closely track the slope changes of the input voltage. As the input voltage is reduced to near the output voltage, i.e., during slowing power-up and power-down application, the off-time of the high side MOSFET starts to approach the minimum value. Without LDO function mode, beyond this point the switching may become erratic and/or the output voltage will fall out of regulation. To avoid this problem, the SCT2820 LDO mode automatically reduces the switching frequency to increase the effective duty cycle and maintain regulation. #### **Minimum On Time Function** Even if the duty cycle at the set frequency is limited by the minimum on time, SCT2820 can still maintain stable adjustment of the output voltage during the transition from high input voltage to low output voltage. If the input-output voltage ratio is too high, even if the current exceeds the compensation specified peak, the high side MOSFET cannot shut down quickly enough to adjust the output voltage. This will cause the output voltage to continuously increase until overvoltage protection is triggered. To avoid this situation, when the conduction time of the high side MOSFET touches the minimum on time due to the increase in input and output voltage difference, SCT2820 will switch to valley current control mode. After the high side MOSFET is turned off, the low side MOSFET will remain open until the inductor current drops below the required valley current. During this period, the next clock cycle will be blocked from starting, so the switching frequency will decrease. Since on time of high side MOSFET is fixed at its minimum value, this type of function resembles that of a device using a Constant On-Time (COT) control scheme. ### **Over Current Limit and Hiccup Mode** The inductor current is monitored during high-side MOSFET Q1 and low-side MOSFET Q2 on. The SCT2820 implements over current protection with cycle-by-cycle limiting high-side MOSFET peak current and low-side MOSFET valley current to avoid inductor current running away during unexpected overload or output hard short condition. When overload or hard short happens, the inductor current is clamped at over current limitation, the converter cannot provide output current to satisfy loading requirement. Thus, the output capacitor is discharged, and the output voltage drops below regulated voltage with FB voltage less than internal reference voltage continuously. The COMP voltage ramps up to high clamp voltage. When FB voltage is below 37.5% of the reference voltage and after 256 cycles of low side current limit, the converter stops switching. After remaining OFF for 68ms, the device restarts from soft start phase. If overload or hard short condition still exists during tss2 and make COMP voltage clamped at high, after tss2 and FB voltage keep below 37.5% of the reference voltage for 256 cycles, the device enters turning-off mode again. When overload or hard short condition is removed, the device automatically recovers to enters normal regulating function. If the FB voltage drops below 37.5% of the reference voltage due to LDO function, hiccup mode will be disabled. For more information www.silicontent.com © 2025 Silicon Content Technology Co., Ltd. All Rights Reserved ### **SCT2820** The hiccup protection mode above makes the average short circuit current to alleviate thermal issues and protect the regulator. ### **Over voltage Protection** The SCT2820 implements the Over-voltage Protection OVP circuitry to minimize output voltage overshoot during load transient, recovering from output fault condition or light load transient. The overvoltage comparator in OVP circuit compares the FB pin voltage to the internal reference voltage. When FB voltage exceeds 112% of internal 1V reference voltage, the high-side MOSFET turns off to avoid output voltage continue to increase. When the FB pin voltage falls below 110% of the 1V reference voltage, the high-side MOSFET can turn on again. #### **Power Good** The PG pin is an open-drain output. Connect the pin to $V_{OUT}$ or other voltage source through a pull-up resistor between $10k\Omega$ and $100k\Omega$ . Please ensure that the voltage connected to the PG pin does not exceed 20V. Once the FB pin is between 89% and 110% of the internal voltage reference the PGOOD pin is de-asserted and the pin floats with 20us delay. The PG pin is pulled low when the FB is lower than 87% or greater than 112% of the nominal internal reference voltage with 20us deglitching time. Also, the PG is pulled low if Vin UVLO or thermal shutdown are asserted or the EN pin pulled low, Output voltage excursions that are shorter than 20us deglitching time do not trip the PG flag. #### Thermal Shutdown The SCT2820 protects the device from the damage during excessive heat and power dissipation conditions. Once the junction temperature exceeds 168°C, the internal thermal sensor stops power MOSFETs switching. When the junction temperature falls below 153°C, the device restarts with internal soft start phase. ## APPLICATION INFORMATION ## **Typical Application** Figure 11. SCT2820 Design Example, 5V Output **Design Parameters** | Design Parameters | Example Value | |-------------------------------------------|------------------------| | Input Voltage | 48V Normal 5.5V to 80V | | Output Voltage | 5V | | Maximum Output Current | 2A | | Switching Frequency | 400kHz | | Output voltage ripple (peak to peak) | 12.8mV | | Transient Response 0.5A to 1.5A load step | 224mV | ### **Output Voltage** The output voltage is set by an external resistor divider $R_3$ and $R_4$ in typical application schematic. Recommended $R_4$ resistance is 24.9K $\Omega$ . Use Equation 5 to calculate $R_3$ . $$R_3 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) * R_4 \tag{5}$$ where: V<sub>REF</sub> is the feedback reference voltage, typical 1V. Table 1. R<sub>3</sub>, R<sub>4</sub> Value for Common Output Voltage (Room Temperature) | Vout | R <sub>3</sub> | R <sub>4</sub> | |-------|----------------|----------------| | 3.3 V | 57.6 KΩ | 24.9 kΩ | | 5 V | 100 ΚΩ | 24.9 kΩ | | 12 V | 113 ΚΩ | 10.2 kΩ | | 24 V | 174 ΚΩ | 7.5 kΩ | ### **Switching Frequency** Higher switching frequencies support smaller profiles of output inductors and output capacitors, resulting in lower voltage and current ripples. However, the higher switching frequency causes extra switching loss, which downgrades converter's overall power efficiency and thermal performance. In this design, a moderate switching frequency of 400kHz is selected to achieve both small solution size and high efficiency operation. The resistor connected from RT/SYNC to GND sets switching frequency of the converter. The resistor value required for a desired frequency can be calculated using Equation 6 or determined from Table 2. $$R_1(k\Omega) = 30970 \times F_{sw}(kHz)^{-1.027}$$ (6) where: Fsw is the desired switching frequency. Table 2. R<sub>FSW</sub> Value for Common Switching Frequencies (Room Temperature) | Fsw | R <sub>1</sub> (R <sub>FSW</sub> ) | |----------|------------------------------------| | 200 kHz | 133 ΚΩ | | 400 kHz | 64.9 ΚΩ | | 500 kHz | 52.3 KΩ | | 750 kHz | 34.8 ΚΩ | | 1000 kHz | 25.5 ΚΩ | #### **Inductor Selection** There are several factors should be considered in selecting inductor such as inductance, saturation current, the RMS current and DC resistance (DCR). Larger inductance results in less inductor current ripple and therefore leads to lower output voltage ripple. However, the larger value inductor always corresponds to a bigger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance to use is to allow the inductor peak-to-peak ripple current to be approximately 30%~50% of the maximum output current. The peak-to-peak ripple current in the inductor ILPP can be calculated as in Equation 7. $$I_{LPP} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{V_{IN} * L * f_{SW}}$$ (7) Where: - ILPP is the inductor peak-to-peak current. - L is the inductance of inductor. - f<sub>SW</sub> is the switching frequency. - V<sub>OUT</sub> is the output voltage. - V<sub>IN</sub> is the input voltage. SCT Since the inductor-current ripple increases with the input voltage, so the maximum input voltage in application is always used to calculate the minimum inductance required. Use Equation 8 to calculate the inductance value. $$L_{MIN} = \frac{V_{OUT}}{f_{SW} * LIR * I_{OUT(max)}} * (1 - \frac{V_{OUT}}{V_{IN(max)}})$$ (8) Where: - L<sub>MIN</sub> is the minimum inductance required. - f<sub>sw</sub> is the switching frequency. - Vout is the output voltage. - V<sub>IN (max)</sub> is the maximum input voltage. - I<sub>OUT (max)</sub> is the maximum DC load current. - LIR is coefficient of I PP to IOUT The total current flowing through the inductor is the inductor ripple current plus the output current. When selecting an inductor, choose its rated current especially the saturation current larger than its peak operation current and RMS current also not be exceeded. Therefore, the peak switching current of inductor, ILPEAK and ILRMS can be calculated as in Equation 9 and Equation 10. $$I_{LPEAK} = I_{OUT} + \frac{I_{LPP}}{2} \tag{9}$$ $$I_{LRMS} = \sqrt{(I_{OUT})^2 + \frac{1}{12} * (I_{LPP})^2}$$ (10) Where: - ILPEAK is the inductor peak current. - I<sub>OUT</sub> is the DC load current. - ILPP is the inductor peak-to-peak current. - I<sub>LRMS</sub> is the inductor RMS current. In overloading or load transient conditions, the inductor peak current can increase up to the switch current limit of the device which is typically 3.2A. The most conservative approach is to choose an inductor with a saturation current rating greater than 3.2A. Because of the maximum I<sub>LPEAK</sub> limited by device, the maximum output current that the SCT2820 can deliver also depends on the inductor current ripple. Thus, the maximum desired output current also affects the selection of inductance. The smaller inductor results in larger inductor current ripple leading to a lower maximum output current. ### **Input Capacitor Selection** The input current to the step-down DCDC converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down DCDC converter while maintaining the DC input voltage. Use capacitors with low ESR for better performance. Ceramic capacitors with X5R or X7R dielectrics are usually suggested because of their low ESR and small temperature coefficients, and it is strongly recommended to use another lower value capacitor (e.g., 0.1uF) with small package size (0603) to filter high frequency switching noise. Place the small size capacitor as close to VIN and GND pins as possible. The voltage rating of the input capacitor must be greater than the maximum input voltage. And the capacitor must also have a ripple current rating greater than the maximum input current ripple. The RMS current in the input capacitor can be calculated using Equation 11. $$I_{CINRMS} = I_{OUT} * \sqrt{\frac{V_{OUT}}{V_{IN}} * (1 - \frac{V_{OUT}}{V_{IN}})}$$ (11) The worst-case condition occurs at $V_{\text{IN}}$ =2\* $V_{\text{OUT}}$ , where: $$I_{\text{CINRMS}} = 0.5 * I_{\text{OUT}} \tag{12}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. When selecting ceramic capacitors, it needs to consider the effective value of a capacitor decreasing as the DC bias voltage across a capacitor increasing. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 13 and the maximum input voltage ripple occurs at 50% duty cycle. $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} * C_{IN}} * \frac{V_{OUT}}{V_{IN}} * (1 - \frac{V_{OUT}}{V_{IN}})$$ (13) For this example, two 4.7μF, X7R ceramic capacitors rated for 100 V in parallel are used. And a 0.1μF for highfrequency filtering capacitor is placed as close as possible to the device pins. ### **Bootstrap Capacitor Selection** A 0.1µF ceramic capacitor must be connected between BOOT pin and SW pin for proper operation. A ceramic capacitor with X5R or better grade dielectric is recommended. The capacitor should have a 10V or higher voltage rating. ### **Output Capacitor Selection** The selection of output capacitor will affect output voltage ripple in steady state and load transient performance. The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance ESR of the output capacitors and the other is caused by the inductor current ripple charging and discharging the output capacitors. To achieve small output voltage ripple, choose a low-ESR output capacitor like ceramic capacitor. For ceramic capacitors, the capacitance dominates the output ripple. For simplification, the output voltage ripple can be estimated by Equation 14 desired. $$\Delta V_{OUT} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{8 * f_{SW}^2 * L * C_{OUT} * V_{IN}}$$ (14) Where: - $\Delta V_{OUT}$ is the output voltage ripple. - f<sub>SW</sub> is the switching frequency. - L is the inductance of inductor. - C<sub>OUT</sub> is the output capacitance. - V<sub>OUT</sub> is the output voltage. - V<sub>IN</sub>is the input voltage. Due to capacitor's degrading under DC bias, the bias voltage can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. Typically, two 22µF ceramic output capacitors work for most applications. **Table 3: Typical External Component Values** | VOUT | FREQUENCY | R3 | R4 | R1 | L1 | C7 | |------|-----------|---------|---------|---------|-------|--------| | 3.3V | 400kHz | 57.6 kΩ | 24.9 kΩ | 64.9 kΩ | 10 uH | 47 pF | | 5V | 400kHz | 100 kΩ | 24.9 kΩ | 64.9 kΩ | 15 uH | 47 pF | | 12V | 400kHz | 113 kΩ | 10.2 kΩ | 64.9 kΩ | 33 uH | 47 pF | | 24V | 400kHz | 174 kΩ | 7.5 kΩ | 64.9 kΩ | 56 uH | 6.8 pF | For more information www.silicontent.com © 2025 Silicon Content Technology Co., Ltd. All Rights Reserved Product Folder Links: SCT2820 ### **Application Waveforms** V<sub>IN</sub>=48V, V<sub>OUT</sub>=5V, F<sub>SW</sub>=400k, unless otherwise noted Figure 12. Power up (ILOAD=2A) Figure 13. Power down (ILOAD=2A) Figure 14. EN toggle (I<sub>LOAD</sub>=0.1A) Figure 15. EN toggle (I<sub>LOAD</sub>=2A) Figure 16. Over Current Protection (1A to hard short) Figure 17. Over Current Release (hard short to 1A) ### **Application Waveforms** Figure 18. Load Transient (0.2A~1.8A, 1.6A/us) Figure 19. Load Transient (0.5A~1.5A, 1.6A/us) Figure 20. Output Ripple (ILOAD=0.01A) Figure 21. Output Ripple (I<sub>LOAD</sub>=0.1A) Figure 22. Output Ripple (I<sub>LOAD</sub>=2A) Figure 23. Thermal, $48V_{\text{IN}}$ , $5V_{\text{OUT}}$ , 2A ### **Layout Guideline** Proper PCB layout is a critical for SCT2820's stable and efficient operation. The traces conducting fast switching currents or voltages are easy to interact with stray inductance and parasitic capacitance to generate noise and degrade performance. For better results, follow these guidelines as below: - 1. Power grounding scheme is very critical because of carrying power, thermal, and glitch/bouncing noise associated with clock frequency. The thumb of rule is to make ground trace lowest impendence and power are distributed evenly on PCB. Sufficiently placing ground area will optimize thermal and not causing overheat area. - 2. Place a low ESR ceramic capacitor as close to VIN pin and the ground as possible to reduce parasitic effect. - 3. For operation at full rated load, the top side ground area must provide adequate heat dissipating area. Make sure top switching loop with power have lower impendence of grounding. - 4. The bottom layer is a large ground plane connected to the ground plane on top layer by vias. The power pad should be connected to bottom PCB ground planes using multiple vias directly under the IC. The center thermal pad should always be soldered to the board for mechanical strength and reliability, using multiple thermal vias underneath the thermal pad. Improper soldering thermal pad to ground plate on PCB will cause SW higher ringing and overshoot besides downgrading thermal performance. it is recommended 10mil diameter drill holes of thermal vias, but a smaller via offers less risk of solder volume loss. On applications where solder volume loss thru the vias is of concern, plugging or tenting can be used to achieve a repeatable process. - 5. Output inductor should be placed close to the SW pin. The switching area of the PCB conductor minimized to prevent excessive capacitive coupling. - 6. The RT/SYNC terminal is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. - 7. UVLO adjust and RT resistors, loop compensation and feedback components should connect to small signal ground which must return to the GND pin without any interleaving with power ground. - 8. For achieving better thermal performance, a four-layer layout is strongly recommended. Figure 24. PCB Layout Example ### PACKAGE INFORMATION ### **TOP VIEW** ### **BOTTOM VIEW** #### FRONT VIEW **SIDE VIEW** RECOMMENDED LAND PATTERN **DETAIL "A"** ### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.1 MILLIMETER MAX. - 5) DRAWING REFERENCE TO JEDEC MS-012, VARIATION AA. - 6) DRAWING IS NOT TO SCALE. ### TAPE AND REEL INFORMATION | PRODUCT SPECIFICATIONS | | | | | | | | | | |------------------------|---------|---------|----------|---------|-----------|--|--|--|--| | TYPE WIDTH | ØΑ | ØN | W1(+2/0) | W2(Max) | W3(Max) | | | | | | 12MM | 330±2.0 | 100±1.0 | 12.4 | 18.4 | 11.9/15.4 | | | | | - 4.A0 and be integrated and proceed to pocket. 5.Ko measured from a plane on the inside bottom of the pocket to the top suface of the carrier. 6.Pocket postion ralative to sprocket hole measured as true postion of pocket not pocket hole. 7.Pocket center and pocket hole center must be same postion. SECTION A-A